blob: c03c2843a65a273e6b3468abd80bc6d617702f74 [file] [log] [blame]
Masahiro Yamada3365b4e2015-07-21 14:04:22 +09001/*
2 * Copyright (C) 2011-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
8#include <linux/io.h>
Masahiro Yamada107b3fb2016-01-09 01:51:13 +09009
10#include "../init.h"
11#include "../sg-regs.h"
12#include "sbc-regs.h"
Masahiro Yamada3365b4e2015-07-21 14:04:22 +090013
Masahiro Yamada323d1f92015-09-22 00:27:39 +090014int ph1_sld3_sbc_init(const struct uniphier_board_data *bd)
Masahiro Yamada3365b4e2015-07-21 14:04:22 +090015{
16 /* only address/data multiplex mode is supported */
17
18 /*
19 * Only CS1 is connected to support card.
20 * BKSZ[1:0] should be set to "01".
21 */
22 writel(SBCTRL0_ADMULTIPLX_MEM_VALUE, SBCTRL10);
23 writel(SBCTRL1_ADMULTIPLX_MEM_VALUE, SBCTRL11);
24 writel(SBCTRL2_ADMULTIPLX_MEM_VALUE, SBCTRL12);
25
26 if (boot_is_swapped()) {
27 /*
28 * Boot Swap On: boot from external NOR/SRAM
Masahiro Yamadad5ed8c52015-09-11 20:17:47 +090029 * 0x42000000-0x43ffffff is a mirror of 0x40000000-0x41ffffff.
Masahiro Yamada3365b4e2015-07-21 14:04:22 +090030 *
Masahiro Yamadad5ed8c52015-09-11 20:17:47 +090031 * 0x40000000-0x41efffff, 0x42000000-0x43efffff: memory bank
32 * 0x41f00000-0x41ffffff, 0x43f00000-0x43ffffff: peripherals
Masahiro Yamada3365b4e2015-07-21 14:04:22 +090033 */
34 writel(0x0000bc01, SBBASE0);
35 } else {
36 /*
37 * Boot Swap Off: boot from mask ROM
Masahiro Yamadad5ed8c52015-09-11 20:17:47 +090038 * 0x40000000-0x41ffffff: mask ROM
39 * 0x42000000-0x43efffff: memory bank (31MB)
40 * 0x43f00000-0x43ffffff: peripherals (1MB)
Masahiro Yamada3365b4e2015-07-21 14:04:22 +090041 */
42 writel(0x0000be01, SBBASE0); /* dummy */
43 writel(0x0200be01, SBBASE1);
44 }
45
Masahiro Yamada9628afa2015-09-11 20:17:48 +090046 sg_set_pinsel(99, 1, 4, 4); /* GPIO26 -> EA24 */
Masahiro Yamada323d1f92015-09-22 00:27:39 +090047
48 return 0;
Masahiro Yamada3365b4e2015-07-21 14:04:22 +090049}