blob: a05efcfbabaf76a039d5e77f3424ba59fa964f1b [file] [log] [blame]
Finley Xiaofe9efbc2019-11-14 11:21:13 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * (C) Copyright 2017-2019 Rockchip Electronics Co., Ltd
4 */
5#include <common.h>
6#include <bitfield.h>
7#include <clk-uclass.h>
8#include <dm.h>
9#include <div64.h>
10#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060011#include <log.h>
Simon Glass336d4612020-02-03 07:36:16 -070012#include <malloc.h>
Finley Xiaofe9efbc2019-11-14 11:21:13 +080013#include <syscon.h>
14#include <asm/io.h>
15#include <asm/arch/cru_rk3308.h>
16#include <asm/arch-rockchip/clock.h>
17#include <asm/arch-rockchip/hardware.h>
Simon Glass0fd3d912020-12-22 19:30:28 -070018#include <dm/device-internal.h>
Finley Xiaofe9efbc2019-11-14 11:21:13 +080019#include <dm/lists.h>
20#include <dt-bindings/clock/rk3308-cru.h>
Simon Glasscd93d622020-05-10 11:40:13 -060021#include <linux/bitops.h>
Finley Xiaofe9efbc2019-11-14 11:21:13 +080022
23DECLARE_GLOBAL_DATA_PTR;
24
25enum {
26 VCO_MAX_HZ = 3200U * 1000000,
27 VCO_MIN_HZ = 800 * 1000000,
28 OUTPUT_MAX_HZ = 3200U * 1000000,
29 OUTPUT_MIN_HZ = 24 * 1000000,
30};
31
32#define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
33
34#define RK3308_CPUCLK_RATE(_rate, _aclk_div, _pclk_div) \
35{ \
36 .rate = _rate##U, \
37 .aclk_div = _aclk_div, \
38 .pclk_div = _pclk_div, \
39}
40
41static struct rockchip_pll_rate_table rk3308_pll_rates[] = {
42 /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
43 RK3036_PLL_RATE(1300000000, 6, 325, 1, 1, 1, 0),
44 RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
45 RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
46 RK3036_PLL_RATE(748000000, 2, 187, 3, 1, 1, 0),
47};
48
49static struct rockchip_cpu_rate_table rk3308_cpu_rates[] = {
50 RK3308_CPUCLK_RATE(1200000000, 1, 5),
51 RK3308_CPUCLK_RATE(1008000000, 1, 5),
52 RK3308_CPUCLK_RATE(816000000, 1, 3),
53 RK3308_CPUCLK_RATE(600000000, 1, 3),
54 RK3308_CPUCLK_RATE(408000000, 1, 1),
55};
56
57static struct rockchip_pll_clock rk3308_pll_clks[] = {
58 [APLL] = PLL(pll_rk3328, PLL_APLL, RK3308_PLL_CON(0),
59 RK3308_MODE_CON, 0, 10, 0, rk3308_pll_rates),
60 [DPLL] = PLL(pll_rk3328, PLL_DPLL, RK3308_PLL_CON(8),
61 RK3308_MODE_CON, 2, 10, 0, NULL),
62 [VPLL0] = PLL(pll_rk3328, PLL_VPLL0, RK3308_PLL_CON(16),
63 RK3308_MODE_CON, 4, 10, 0, NULL),
64 [VPLL1] = PLL(pll_rk3328, PLL_VPLL1, RK3308_PLL_CON(24),
65 RK3308_MODE_CON, 6, 10, 0, NULL),
66};
67
68static ulong rk3308_armclk_set_clk(struct rk3308_clk_priv *priv, ulong hz)
69{
70 struct rk3308_cru *cru = priv->cru;
71 const struct rockchip_cpu_rate_table *rate;
72 ulong old_rate;
73
74 rate = rockchip_get_cpu_settings(rk3308_cpu_rates, hz);
75 if (!rate) {
76 printf("%s unsupport rate\n", __func__);
77 return -EINVAL;
78 }
79
80 /*
81 * select apll as cpu/core clock pll source and
82 * set up dependent divisors for PERI and ACLK clocks.
83 * core hz : apll = 1:1
84 */
85 old_rate = rockchip_pll_get_rate(&rk3308_pll_clks[APLL],
86 priv->cru, APLL);
87 if (old_rate > hz) {
88 if (rockchip_pll_set_rate(&rk3308_pll_clks[APLL],
89 priv->cru, APLL, hz))
90 return -EINVAL;
91 rk_clrsetreg(&cru->clksel_con[0],
92 CORE_CLK_PLL_SEL_MASK | CORE_DIV_CON_MASK |
93 CORE_ACLK_DIV_MASK | CORE_DBG_DIV_MASK,
94 rate->aclk_div << CORE_ACLK_DIV_SHIFT |
95 rate->pclk_div << CORE_DBG_DIV_SHIFT |
96 CORE_CLK_PLL_SEL_APLL << CORE_CLK_PLL_SEL_SHIFT |
97 0 << CORE_DIV_CON_SHIFT);
98 } else if (old_rate < hz) {
99 rk_clrsetreg(&cru->clksel_con[0],
100 CORE_CLK_PLL_SEL_MASK | CORE_DIV_CON_MASK |
101 CORE_ACLK_DIV_MASK | CORE_DBG_DIV_MASK,
102 rate->aclk_div << CORE_ACLK_DIV_SHIFT |
103 rate->pclk_div << CORE_DBG_DIV_SHIFT |
104 CORE_CLK_PLL_SEL_APLL << CORE_CLK_PLL_SEL_SHIFT |
105 0 << CORE_DIV_CON_SHIFT);
106 if (rockchip_pll_set_rate(&rk3308_pll_clks[APLL],
107 priv->cru, APLL, hz))
108 return -EINVAL;
109 }
110
111 return rockchip_pll_get_rate(&rk3308_pll_clks[APLL], priv->cru, APLL);
112}
113
114static void rk3308_clk_get_pll_rate(struct rk3308_clk_priv *priv)
115{
116 if (!priv->dpll_hz)
117 priv->dpll_hz = rockchip_pll_get_rate(&rk3308_pll_clks[DPLL],
118 priv->cru, DPLL);
119 if (!priv->vpll0_hz)
120 priv->vpll0_hz = rockchip_pll_get_rate(&rk3308_pll_clks[VPLL0],
121 priv->cru, VPLL0);
122 if (!priv->vpll1_hz)
123 priv->vpll1_hz = rockchip_pll_get_rate(&rk3308_pll_clks[VPLL1],
124 priv->cru, VPLL1);
125}
126
127static ulong rk3308_i2c_get_clk(struct clk *clk)
128{
129 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
130 struct rk3308_cru *cru = priv->cru;
131 u32 div, con, con_id;
132
133 switch (clk->id) {
134 case SCLK_I2C0:
135 con_id = 25;
136 break;
137 case SCLK_I2C1:
138 con_id = 26;
139 break;
140 case SCLK_I2C2:
141 con_id = 27;
142 break;
143 case SCLK_I2C3:
144 con_id = 28;
145 break;
146 default:
147 printf("do not support this i2c bus\n");
148 return -EINVAL;
149 }
150
151 con = readl(&cru->clksel_con[con_id]);
152 div = con >> CLK_I2C_DIV_CON_SHIFT & CLK_I2C_DIV_CON_MASK;
153
154 return DIV_TO_RATE(priv->dpll_hz, div);
155}
156
157static ulong rk3308_i2c_set_clk(struct clk *clk, uint hz)
158{
159 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
160 struct rk3308_cru *cru = priv->cru;
161 u32 src_clk_div, con_id;
162
163 src_clk_div = DIV_ROUND_UP(priv->dpll_hz, hz);
164 assert(src_clk_div - 1 <= 127);
165
166 switch (clk->id) {
167 case SCLK_I2C0:
168 con_id = 25;
169 break;
170 case SCLK_I2C1:
171 con_id = 26;
172 break;
173 case SCLK_I2C2:
174 con_id = 27;
175 break;
176 case SCLK_I2C3:
177 con_id = 28;
178 break;
179 default:
180 printf("do not support this i2c bus\n");
181 return -EINVAL;
182 }
183 rk_clrsetreg(&cru->clksel_con[con_id],
184 CLK_I2C_PLL_SEL_MASK | CLK_I2C_DIV_CON_MASK,
185 CLK_I2C_PLL_SEL_DPLL << CLK_I2C_PLL_SEL_SHIFT |
186 (src_clk_div - 1) << CLK_I2C_DIV_CON_SHIFT);
187
188 return rk3308_i2c_get_clk(clk);
189}
190
191static ulong rk3308_mac_set_clk(struct clk *clk, uint hz)
192{
193 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
194 struct rk3308_cru *cru = priv->cru;
195 u32 con = readl(&cru->clksel_con[43]);
196 ulong pll_rate;
197 u8 div;
198
199 if ((con >> MAC_PLL_SHIFT) & MAC_SEL_VPLL0)
200 pll_rate = rockchip_pll_get_rate(&rk3308_pll_clks[VPLL0],
201 priv->cru, VPLL0);
202 else if ((con >> MAC_PLL_SHIFT) & MAC_SEL_VPLL1)
203 pll_rate = rockchip_pll_get_rate(&rk3308_pll_clks[VPLL1],
204 priv->cru, VPLL1);
205 else
206 pll_rate = rockchip_pll_get_rate(&rk3308_pll_clks[DPLL],
207 priv->cru, DPLL);
208
209 /*default set 50MHZ for gmac*/
210 if (!hz)
211 hz = 50000000;
212
213 div = DIV_ROUND_UP(pll_rate, hz) - 1;
214 assert(div < 32);
215 rk_clrsetreg(&cru->clksel_con[43], MAC_DIV_MASK,
216 div << MAC_DIV_SHIFT);
217
218 return DIV_TO_RATE(pll_rate, div);
219}
220
221static int rk3308_mac_set_speed_clk(struct clk *clk, uint hz)
222{
223 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
224 struct rk3308_cru *cru = priv->cru;
225
226 if (hz != 2500000 && hz != 25000000) {
227 debug("Unsupported mac speed:%d\n", hz);
228 return -EINVAL;
229 }
230
231 rk_clrsetreg(&cru->clksel_con[43], MAC_CLK_SPEED_SEL_MASK,
232 ((hz == 2500000) ? 0 : 1) << MAC_CLK_SPEED_SEL_SHIFT);
233
234 return 0;
235}
236
237static ulong rk3308_mmc_get_clk(struct clk *clk)
238{
239 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
240 struct rk3308_cru *cru = priv->cru;
241 u32 div, con, con_id;
242
243 switch (clk->id) {
244 case HCLK_SDMMC:
245 case SCLK_SDMMC:
246 con_id = 39;
247 break;
248 case HCLK_EMMC:
249 case SCLK_EMMC:
250 case SCLK_EMMC_SAMPLE:
251 con_id = 41;
252 break;
253 default:
254 return -EINVAL;
255 }
256
257 con = readl(&cru->clksel_con[con_id]);
258 div = (con & EMMC_DIV_MASK) >> EMMC_DIV_SHIFT;
259
260 if ((con & EMMC_PLL_MASK) >> EMMC_PLL_SHIFT
261 == EMMC_SEL_24M)
262 return DIV_TO_RATE(OSC_HZ, div) / 2;
263 else
264 return DIV_TO_RATE(priv->vpll0_hz, div) / 2;
265}
266
267static ulong rk3308_mmc_set_clk(struct clk *clk, ulong set_rate)
268{
269 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
270 struct rk3308_cru *cru = priv->cru;
271 int src_clk_div;
272 u32 con_id;
273
274 switch (clk->id) {
275 case HCLK_SDMMC:
276 case SCLK_SDMMC:
277 con_id = 39;
278 break;
279 case HCLK_EMMC:
280 case SCLK_EMMC:
281 con_id = 41;
282 break;
283 default:
284 return -EINVAL;
285 }
286 /* Select clk_sdmmc/emmc source from VPLL0 by default */
287 /* mmc clock defaulg div 2 internal, need provide double in cru */
288 src_clk_div = DIV_ROUND_UP(priv->vpll0_hz / 2, set_rate);
289
290 if (src_clk_div > 127) {
291 /* use 24MHz source for 400KHz clock */
292 src_clk_div = DIV_ROUND_UP(OSC_HZ / 2, set_rate);
293 rk_clrsetreg(&cru->clksel_con[con_id],
294 EMMC_PLL_MASK | EMMC_DIV_MASK | EMMC_CLK_SEL_MASK,
295 EMMC_CLK_SEL_EMMC << EMMC_CLK_SEL_SHIFT |
296 EMMC_SEL_24M << EMMC_PLL_SHIFT |
297 (src_clk_div - 1) << EMMC_DIV_SHIFT);
298 } else {
299 rk_clrsetreg(&cru->clksel_con[con_id],
300 EMMC_PLL_MASK | EMMC_DIV_MASK | EMMC_CLK_SEL_MASK,
301 EMMC_CLK_SEL_EMMC << EMMC_CLK_SEL_SHIFT |
302 EMMC_SEL_VPLL0 << EMMC_PLL_SHIFT |
303 (src_clk_div - 1) << EMMC_DIV_SHIFT);
304 }
305
306 return rk3308_mmc_get_clk(clk);
307}
308
309static ulong rk3308_saradc_get_clk(struct clk *clk)
310{
311 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
312 struct rk3308_cru *cru = priv->cru;
313 u32 div, con;
314
315 con = readl(&cru->clksel_con[34]);
316 div = con >> CLK_SARADC_DIV_CON_SHIFT & CLK_SARADC_DIV_CON_MASK;
317
318 return DIV_TO_RATE(OSC_HZ, div);
319}
320
321static ulong rk3308_saradc_set_clk(struct clk *clk, uint hz)
322{
323 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
324 struct rk3308_cru *cru = priv->cru;
325 int src_clk_div;
326
327 src_clk_div = DIV_ROUND_UP(OSC_HZ, hz);
328 assert(src_clk_div - 1 <= 2047);
329
330 rk_clrsetreg(&cru->clksel_con[34],
331 CLK_SARADC_DIV_CON_MASK,
332 (src_clk_div - 1) << CLK_SARADC_DIV_CON_SHIFT);
333
334 return rk3308_saradc_get_clk(clk);
335}
336
337static ulong rk3308_tsadc_get_clk(struct clk *clk)
338{
339 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
340 struct rk3308_cru *cru = priv->cru;
341 u32 div, con;
342
343 con = readl(&cru->clksel_con[33]);
344 div = con >> CLK_SARADC_DIV_CON_SHIFT & CLK_SARADC_DIV_CON_MASK;
345
346 return DIV_TO_RATE(OSC_HZ, div);
347}
348
349static ulong rk3308_tsadc_set_clk(struct clk *clk, uint hz)
350{
351 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
352 struct rk3308_cru *cru = priv->cru;
353 int src_clk_div;
354
355 src_clk_div = DIV_ROUND_UP(OSC_HZ, hz);
356 assert(src_clk_div - 1 <= 2047);
357
358 rk_clrsetreg(&cru->clksel_con[33],
359 CLK_SARADC_DIV_CON_MASK,
360 (src_clk_div - 1) << CLK_SARADC_DIV_CON_SHIFT);
361
362 return rk3308_tsadc_get_clk(clk);
363}
364
365static ulong rk3308_spi_get_clk(struct clk *clk)
366{
367 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
368 struct rk3308_cru *cru = priv->cru;
369 u32 div, con, con_id;
370
371 switch (clk->id) {
372 case SCLK_SPI0:
373 con_id = 30;
374 break;
375 case SCLK_SPI1:
376 con_id = 31;
377 break;
378 case SCLK_SPI2:
379 con_id = 32;
380 break;
381 default:
382 printf("do not support this spi bus\n");
383 return -EINVAL;
384 }
385
386 con = readl(&cru->clksel_con[con_id]);
387 div = con >> CLK_SPI_DIV_CON_SHIFT & CLK_SPI_DIV_CON_MASK;
388
389 return DIV_TO_RATE(priv->dpll_hz, div);
390}
391
392static ulong rk3308_spi_set_clk(struct clk *clk, uint hz)
393{
394 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
395 struct rk3308_cru *cru = priv->cru;
396 u32 src_clk_div, con_id;
397
398 src_clk_div = DIV_ROUND_UP(priv->dpll_hz, hz);
399 assert(src_clk_div - 1 <= 127);
400
401 switch (clk->id) {
402 case SCLK_SPI0:
403 con_id = 30;
404 break;
405 case SCLK_SPI1:
406 con_id = 31;
407 break;
408 case SCLK_SPI2:
409 con_id = 32;
410 break;
411 default:
412 printf("do not support this spi bus\n");
413 return -EINVAL;
414 }
415
416 rk_clrsetreg(&cru->clksel_con[con_id],
417 CLK_SPI_PLL_SEL_MASK | CLK_SPI_DIV_CON_MASK,
418 CLK_SPI_PLL_SEL_DPLL << CLK_SPI_PLL_SEL_SHIFT |
419 (src_clk_div - 1) << CLK_SPI_DIV_CON_SHIFT);
420
421 return rk3308_spi_get_clk(clk);
422}
423
424static ulong rk3308_pwm_get_clk(struct clk *clk)
425{
426 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
427 struct rk3308_cru *cru = priv->cru;
428 u32 div, con;
429
430 con = readl(&cru->clksel_con[29]);
431 div = con >> CLK_PWM_DIV_CON_SHIFT & CLK_PWM_DIV_CON_MASK;
432
433 return DIV_TO_RATE(priv->dpll_hz, div);
434}
435
436static ulong rk3308_pwm_set_clk(struct clk *clk, uint hz)
437{
438 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
439 struct rk3308_cru *cru = priv->cru;
440 int src_clk_div;
441
442 src_clk_div = DIV_ROUND_UP(priv->dpll_hz, hz);
443 assert(src_clk_div - 1 <= 127);
444
445 rk_clrsetreg(&cru->clksel_con[29],
446 CLK_PWM_PLL_SEL_MASK | CLK_PWM_DIV_CON_MASK,
447 CLK_PWM_PLL_SEL_DPLL << CLK_PWM_PLL_SEL_SHIFT |
448 (src_clk_div - 1) << CLK_PWM_DIV_CON_SHIFT);
449
450 return rk3308_pwm_get_clk(clk);
451}
452
453static ulong rk3308_vop_get_clk(struct clk *clk)
454{
455 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
456 struct rk3308_cru *cru = priv->cru;
457 u32 div, pll_sel, vol_sel, con, parent;
458
459 con = readl(&cru->clksel_con[8]);
460 vol_sel = (con & DCLK_VOP_SEL_MASK) >> DCLK_VOP_SEL_SHIFT;
461 pll_sel = (con & DCLK_VOP_PLL_SEL_MASK) >> DCLK_VOP_PLL_SEL_SHIFT;
462 div = con & DCLK_VOP_DIV_MASK;
463
464 if (vol_sel == DCLK_VOP_SEL_24M) {
465 parent = OSC_HZ;
466 } else if (vol_sel == DCLK_VOP_SEL_DIVOUT) {
467 switch (pll_sel) {
468 case DCLK_VOP_PLL_SEL_DPLL:
469 parent = priv->dpll_hz;
470 break;
471 case DCLK_VOP_PLL_SEL_VPLL0:
472 parent = priv->vpll0_hz;
473 break;
474 case DCLK_VOP_PLL_SEL_VPLL1:
475 parent = priv->vpll0_hz;
476 break;
477 default:
478 printf("do not support this vop pll sel\n");
479 return -EINVAL;
480 }
481 } else {
482 printf("do not support this vop sel\n");
483 return -EINVAL;
484 }
485
486 return DIV_TO_RATE(parent, div);
487}
488
489static ulong rk3308_vop_set_clk(struct clk *clk, ulong hz)
490{
491 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
492 struct rk3308_cru *cru = priv->cru;
493 ulong pll_rate, now, best_rate = 0;
494 u32 i, div, best_div = 0, best_sel = 0;
495
496 for (i = 0; i <= DCLK_VOP_PLL_SEL_VPLL1; i++) {
497 switch (i) {
498 case DCLK_VOP_PLL_SEL_DPLL:
499 pll_rate = priv->dpll_hz;
500 break;
501 case DCLK_VOP_PLL_SEL_VPLL0:
502 pll_rate = priv->vpll0_hz;
503 break;
504 case DCLK_VOP_PLL_SEL_VPLL1:
505 pll_rate = priv->vpll1_hz;
506 break;
507 default:
508 printf("do not support this vop pll sel\n");
509 return -EINVAL;
510 }
511
512 div = DIV_ROUND_UP(pll_rate, hz);
513 if (div > 255)
514 continue;
515 now = pll_rate / div;
516 if (abs(hz - now) < abs(hz - best_rate)) {
517 best_rate = now;
518 best_div = div;
519 best_sel = i;
520 }
521 debug("pll_rate=%lu, best_rate=%lu, best_div=%u, best_sel=%u\n",
522 pll_rate, best_rate, best_div, best_sel);
523 }
524
525 if (best_rate != hz && hz == OSC_HZ) {
526 rk_clrsetreg(&cru->clksel_con[8],
527 DCLK_VOP_SEL_MASK,
528 DCLK_VOP_SEL_24M << DCLK_VOP_SEL_SHIFT);
529 } else if (best_rate) {
530 rk_clrsetreg(&cru->clksel_con[8],
531 DCLK_VOP_SEL_MASK | DCLK_VOP_PLL_SEL_MASK |
532 DCLK_VOP_DIV_MASK,
533 DCLK_VOP_SEL_DIVOUT << DCLK_VOP_SEL_SHIFT |
534 best_sel << DCLK_VOP_PLL_SEL_SHIFT |
535 (best_div - 1) << DCLK_VOP_DIV_SHIFT);
536 } else {
537 printf("do not support this vop freq\n");
538 return -EINVAL;
539 }
540
541 return rk3308_vop_get_clk(clk);
542}
543
544static ulong rk3308_bus_get_clk(struct rk3308_clk_priv *priv, ulong clk_id)
545{
546 struct rk3308_cru *cru = priv->cru;
547 u32 div, con, parent = priv->dpll_hz;
548
549 switch (clk_id) {
550 case ACLK_BUS:
551 con = readl(&cru->clksel_con[5]);
552 div = (con & BUS_ACLK_DIV_MASK) >> BUS_ACLK_DIV_SHIFT;
553 break;
554 case HCLK_BUS:
555 con = readl(&cru->clksel_con[6]);
556 div = (con & BUS_HCLK_DIV_MASK) >> BUS_HCLK_DIV_SHIFT;
557 break;
558 case PCLK_BUS:
559 case PCLK_WDT:
560 con = readl(&cru->clksel_con[6]);
561 div = (con & BUS_PCLK_DIV_MASK) >> BUS_PCLK_DIV_SHIFT;
562 break;
563 default:
564 return -ENOENT;
565 }
566
567 return DIV_TO_RATE(parent, div);
568}
569
570static ulong rk3308_bus_set_clk(struct rk3308_clk_priv *priv, ulong clk_id,
571 ulong hz)
572{
573 struct rk3308_cru *cru = priv->cru;
574 int src_clk_div;
575
576 src_clk_div = DIV_ROUND_UP(priv->dpll_hz, hz);
577 assert(src_clk_div - 1 <= 31);
578
579 /*
580 * select dpll as pd_bus bus clock source and
581 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
582 */
583 switch (clk_id) {
584 case ACLK_BUS:
585 rk_clrsetreg(&cru->clksel_con[5],
586 BUS_PLL_SEL_MASK | BUS_ACLK_DIV_MASK,
587 BUS_PLL_SEL_DPLL << BUS_PLL_SEL_SHIFT |
588 (src_clk_div - 1) << BUS_ACLK_DIV_SHIFT);
589 break;
590 case HCLK_BUS:
591 rk_clrsetreg(&cru->clksel_con[6],
592 BUS_HCLK_DIV_MASK,
593 (src_clk_div - 1) << BUS_HCLK_DIV_SHIFT);
594 break;
595 case PCLK_BUS:
596 rk_clrsetreg(&cru->clksel_con[6],
597 BUS_PCLK_DIV_MASK,
598 (src_clk_div - 1) << BUS_PCLK_DIV_SHIFT);
599 break;
600 default:
601 printf("do not support this bus freq\n");
602 return -EINVAL;
603 }
604
605 return rk3308_bus_get_clk(priv, clk_id);
606}
607
608static ulong rk3308_peri_get_clk(struct rk3308_clk_priv *priv, ulong clk_id)
609{
610 struct rk3308_cru *cru = priv->cru;
611 u32 div, con, parent = priv->dpll_hz;
612
613 switch (clk_id) {
614 case ACLK_PERI:
615 con = readl(&cru->clksel_con[36]);
616 div = (con & PERI_ACLK_DIV_MASK) >> PERI_ACLK_DIV_SHIFT;
617 break;
618 case HCLK_PERI:
619 con = readl(&cru->clksel_con[37]);
620 div = (con & PERI_HCLK_DIV_MASK) >> PERI_HCLK_DIV_SHIFT;
621 break;
622 case PCLK_PERI:
623 con = readl(&cru->clksel_con[37]);
624 div = (con & PERI_PCLK_DIV_MASK) >> PERI_PCLK_DIV_SHIFT;
625 break;
626 default:
627 return -ENOENT;
628 }
629
630 return DIV_TO_RATE(parent, div);
631}
632
633static ulong rk3308_peri_set_clk(struct rk3308_clk_priv *priv, ulong clk_id,
634 ulong hz)
635{
636 struct rk3308_cru *cru = priv->cru;
637 int src_clk_div;
638
639 src_clk_div = DIV_ROUND_UP(priv->dpll_hz, hz);
640 assert(src_clk_div - 1 <= 31);
641
642 /*
643 * select dpll as pd_peri bus clock source and
644 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
645 */
646 switch (clk_id) {
647 case ACLK_PERI:
648 rk_clrsetreg(&cru->clksel_con[36],
649 PERI_PLL_SEL_MASK | PERI_ACLK_DIV_MASK,
650 PERI_PLL_DPLL << PERI_PLL_SEL_SHIFT |
651 (src_clk_div - 1) << PERI_ACLK_DIV_SHIFT);
652 break;
653 case HCLK_PERI:
654 rk_clrsetreg(&cru->clksel_con[37],
655 PERI_HCLK_DIV_MASK,
656 (src_clk_div - 1) << PERI_HCLK_DIV_SHIFT);
657 break;
658 case PCLK_PERI:
659 rk_clrsetreg(&cru->clksel_con[37],
660 PERI_PCLK_DIV_MASK,
661 (src_clk_div - 1) << PERI_PCLK_DIV_SHIFT);
662 break;
663 default:
664 printf("do not support this peri freq\n");
665 return -EINVAL;
666 }
667
668 return rk3308_peri_get_clk(priv, clk_id);
669}
670
671static ulong rk3308_audio_get_clk(struct rk3308_clk_priv *priv, ulong clk_id)
672{
673 struct rk3308_cru *cru = priv->cru;
674 u32 div, con, parent = priv->vpll0_hz;
675
676 switch (clk_id) {
677 case HCLK_AUDIO:
678 con = readl(&cru->clksel_con[45]);
679 div = (con & AUDIO_HCLK_DIV_MASK) >> AUDIO_HCLK_DIV_SHIFT;
680 break;
681 case PCLK_AUDIO:
682 con = readl(&cru->clksel_con[45]);
683 div = (con & AUDIO_PCLK_DIV_MASK) >> AUDIO_PCLK_DIV_SHIFT;
684 break;
685 default:
686 return -ENOENT;
687 }
688
689 return DIV_TO_RATE(parent, div);
690}
691
692static ulong rk3308_audio_set_clk(struct rk3308_clk_priv *priv, ulong clk_id,
693 ulong hz)
694{
695 struct rk3308_cru *cru = priv->cru;
696 int src_clk_div;
697
698 src_clk_div = DIV_ROUND_UP(priv->vpll0_hz, hz);
699 assert(src_clk_div - 1 <= 31);
700
701 /*
702 * select vpll0 as audio bus clock source and
703 * set up dependent divisors for HCLK and PCLK clocks.
704 */
705 switch (clk_id) {
706 case HCLK_AUDIO:
707 rk_clrsetreg(&cru->clksel_con[45],
708 AUDIO_PLL_SEL_MASK | AUDIO_HCLK_DIV_MASK,
709 AUDIO_PLL_VPLL0 << AUDIO_PLL_SEL_SHIFT |
710 (src_clk_div - 1) << AUDIO_HCLK_DIV_SHIFT);
711 break;
712 case PCLK_AUDIO:
713 rk_clrsetreg(&cru->clksel_con[45],
714 AUDIO_PLL_SEL_MASK | AUDIO_PCLK_DIV_MASK,
715 AUDIO_PLL_VPLL0 << AUDIO_PLL_SEL_SHIFT |
716 (src_clk_div - 1) << AUDIO_PCLK_DIV_SHIFT);
717 break;
718 default:
719 printf("do not support this audio freq\n");
720 return -EINVAL;
721 }
722
723 return rk3308_peri_get_clk(priv, clk_id);
724}
725
726static ulong rk3308_crypto_get_clk(struct rk3308_clk_priv *priv, ulong clk_id)
727{
728 struct rk3308_cru *cru = priv->cru;
729 u32 div, con, parent;
730
731 switch (clk_id) {
732 case SCLK_CRYPTO:
733 con = readl(&cru->clksel_con[7]);
734 div = (con & CRYPTO_DIV_MASK) >> CRYPTO_DIV_SHIFT;
735 parent = priv->vpll0_hz;
736 break;
737 case SCLK_CRYPTO_APK:
738 con = readl(&cru->clksel_con[7]);
739 div = (con & CRYPTO_APK_DIV_MASK) >> CRYPTO_APK_DIV_SHIFT;
740 parent = priv->vpll0_hz;
741 break;
742 default:
743 return -ENOENT;
744 }
745
746 return DIV_TO_RATE(parent, div);
747}
748
749static ulong rk3308_crypto_set_clk(struct rk3308_clk_priv *priv, ulong clk_id,
750 ulong hz)
751{
752 struct rk3308_cru *cru = priv->cru;
753 int src_clk_div;
754
755 src_clk_div = DIV_ROUND_UP(priv->vpll0_hz, hz);
756 assert(src_clk_div - 1 <= 31);
757
758 /*
759 * select gpll as crypto clock source and
760 * set up dependent divisors for crypto clocks.
761 */
762 switch (clk_id) {
763 case SCLK_CRYPTO:
764 rk_clrsetreg(&cru->clksel_con[7],
765 CRYPTO_PLL_SEL_MASK | CRYPTO_DIV_MASK,
766 CRYPTO_PLL_SEL_VPLL0 << CRYPTO_PLL_SEL_SHIFT |
767 (src_clk_div - 1) << CRYPTO_DIV_SHIFT);
768 break;
769 case SCLK_CRYPTO_APK:
770 rk_clrsetreg(&cru->clksel_con[7],
771 CRYPTO_APK_PLL_SEL_MASK | CRYPTO_APK_DIV_MASK,
772 CRYPTO_PLL_SEL_VPLL0 << CRYPTO_APK_SEL_SHIFT |
773 (src_clk_div - 1) << CRYPTO_APK_DIV_SHIFT);
774 break;
775 default:
776 printf("do not support this peri freq\n");
777 return -EINVAL;
778 }
779
780 return rk3308_crypto_get_clk(priv, clk_id);
781}
782
783static ulong rk3308_clk_get_rate(struct clk *clk)
784{
785 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
786 ulong rate = 0;
787
788 debug("%s id:%ld\n", __func__, clk->id);
789
790 switch (clk->id) {
791 case PLL_APLL:
792 case ARMCLK:
793 rate = rockchip_pll_get_rate(&rk3308_pll_clks[APLL],
794 priv->cru, APLL);
795 break;
796 case PLL_DPLL:
797 rate = rockchip_pll_get_rate(&rk3308_pll_clks[DPLL],
798 priv->cru, DPLL);
799 break;
800 case PLL_VPLL0:
801 rate = rockchip_pll_get_rate(&rk3308_pll_clks[VPLL0],
802 priv->cru, VPLL0);
803 break;
804 case PLL_VPLL1:
805 rate = rockchip_pll_get_rate(&rk3308_pll_clks[VPLL1],
806 priv->cru, VPLL1);
807 break;
808 case HCLK_SDMMC:
809 case HCLK_EMMC:
810 case SCLK_SDMMC:
811 case SCLK_EMMC:
812 case SCLK_EMMC_SAMPLE:
813 rate = rk3308_mmc_get_clk(clk);
814 break;
815 case SCLK_I2C0:
816 case SCLK_I2C1:
817 case SCLK_I2C2:
818 case SCLK_I2C3:
819 rate = rk3308_i2c_get_clk(clk);
820 break;
821 case SCLK_SARADC:
822 rate = rk3308_saradc_get_clk(clk);
823 break;
824 case SCLK_TSADC:
825 rate = rk3308_tsadc_get_clk(clk);
826 break;
827 case SCLK_SPI0:
828 case SCLK_SPI1:
829 rate = rk3308_spi_get_clk(clk);
830 break;
831 case SCLK_PWM0:
832 rate = rk3308_pwm_get_clk(clk);
833 break;
834 case DCLK_VOP:
835 rate = rk3308_vop_get_clk(clk);
836 break;
837 case ACLK_BUS:
838 case HCLK_BUS:
839 case PCLK_BUS:
840 case PCLK_WDT:
841 rate = rk3308_bus_get_clk(priv, clk->id);
842 break;
843 case ACLK_PERI:
844 case HCLK_PERI:
845 case PCLK_PERI:
846 rate = rk3308_peri_get_clk(priv, clk->id);
847 break;
848 case HCLK_AUDIO:
849 case PCLK_AUDIO:
850 rate = rk3308_audio_get_clk(priv, clk->id);
851 break;
852 case SCLK_CRYPTO:
853 case SCLK_CRYPTO_APK:
854 rate = rk3308_crypto_get_clk(priv, clk->id);
855 break;
856 default:
857 return -ENOENT;
858 }
859
860 return rate;
861}
862
863static ulong rk3308_clk_set_rate(struct clk *clk, ulong rate)
864{
865 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
866 ulong ret = 0;
867
868 debug("%s %ld %ld\n", __func__, clk->id, rate);
869
870 switch (clk->id) {
871 case PLL_DPLL:
872 ret = rockchip_pll_set_rate(&rk3308_pll_clks[DPLL], priv->cru,
873 DPLL, rate);
874 priv->dpll_hz = rockchip_pll_get_rate(&rk3308_pll_clks[DPLL],
875 priv->cru, DPLL);
876 break;
877 case ARMCLK:
878 if (priv->armclk_hz)
879 rk3308_armclk_set_clk(priv, rate);
880 priv->armclk_hz = rate;
881 break;
882 case HCLK_SDMMC:
883 case HCLK_EMMC:
884 case SCLK_SDMMC:
885 case SCLK_EMMC:
886 ret = rk3308_mmc_set_clk(clk, rate);
887 break;
888 case SCLK_I2C0:
889 case SCLK_I2C1:
890 case SCLK_I2C2:
891 case SCLK_I2C3:
892 ret = rk3308_i2c_set_clk(clk, rate);
893 break;
894 case SCLK_MAC:
895 ret = rk3308_mac_set_clk(clk, rate);
896 break;
897 case SCLK_MAC_RMII:
898 ret = rk3308_mac_set_speed_clk(clk, rate);
899 break;
900 case SCLK_SARADC:
901 ret = rk3308_saradc_set_clk(clk, rate);
902 break;
903 case SCLK_TSADC:
904 ret = rk3308_tsadc_set_clk(clk, rate);
905 break;
906 case SCLK_SPI0:
907 case SCLK_SPI1:
908 ret = rk3308_spi_set_clk(clk, rate);
909 break;
910 case SCLK_PWM0:
911 ret = rk3308_pwm_set_clk(clk, rate);
912 break;
913 case DCLK_VOP:
914 ret = rk3308_vop_set_clk(clk, rate);
915 break;
916 case ACLK_BUS:
917 case HCLK_BUS:
918 case PCLK_BUS:
919 rate = rk3308_bus_set_clk(priv, clk->id, rate);
920 break;
921 case ACLK_PERI:
922 case HCLK_PERI:
923 case PCLK_PERI:
924 rate = rk3308_peri_set_clk(priv, clk->id, rate);
925 break;
926 case HCLK_AUDIO:
927 case PCLK_AUDIO:
928 rate = rk3308_audio_set_clk(priv, clk->id, rate);
929 break;
930 case SCLK_CRYPTO:
931 case SCLK_CRYPTO_APK:
932 ret = rk3308_crypto_set_clk(priv, clk->id, rate);
933 break;
934 default:
935 return -ENOENT;
936 }
937
938 return ret;
939}
940
941#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
942static int __maybe_unused rk3308_mac_set_parent(struct clk *clk, struct clk *parent)
943{
944 struct rk3308_clk_priv *priv = dev_get_priv(clk->dev);
945
946 /*
947 * If the requested parent is in the same clock-controller and
948 * the id is SCLK_MAC_SRC, switch to the internal clock.
949 */
950 if (parent->id == SCLK_MAC_SRC) {
951 debug("%s: switching RMII to SCLK_MAC\n", __func__);
952 rk_clrreg(&priv->cru->clksel_con[43], BIT(14));
953 } else {
954 debug("%s: switching RMII to CLKIN\n", __func__);
955 rk_setreg(&priv->cru->clksel_con[43], BIT(14));
956 }
957
958 return 0;
959}
960
961static int __maybe_unused rk3308_clk_set_parent(struct clk *clk, struct clk *parent)
962{
963 switch (clk->id) {
964 case SCLK_MAC:
965 return rk3308_mac_set_parent(clk, parent);
966 default:
967 break;
968 }
969
970 debug("%s: unsupported clk %ld\n", __func__, clk->id);
971 return -ENOENT;
972}
973#endif
974
975static struct clk_ops rk3308_clk_ops = {
976 .get_rate = rk3308_clk_get_rate,
977 .set_rate = rk3308_clk_set_rate,
978#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
979 .set_parent = rk3308_clk_set_parent,
980#endif
981};
982
983static void rk3308_clk_init(struct udevice *dev)
984{
985 struct rk3308_clk_priv *priv = dev_get_priv(dev);
986 int ret;
987
988 if (rockchip_pll_get_rate(&rk3308_pll_clks[APLL],
989 priv->cru, APLL) != APLL_HZ) {
990 ret = rk3308_armclk_set_clk(priv, APLL_HZ);
991 if (ret < 0)
992 printf("%s failed to set armclk rate\n", __func__);
993 }
994
995 rk3308_clk_get_pll_rate(priv);
996
997 rk3308_bus_set_clk(priv, ACLK_BUS, BUS_ACLK_HZ);
998 rk3308_bus_set_clk(priv, HCLK_BUS, BUS_HCLK_HZ);
999 rk3308_bus_set_clk(priv, PCLK_BUS, BUS_PCLK_HZ);
1000
1001 rk3308_peri_set_clk(priv, ACLK_PERI, PERI_ACLK_HZ);
1002 rk3308_peri_set_clk(priv, HCLK_PERI, PERI_HCLK_HZ);
1003 rk3308_peri_set_clk(priv, PCLK_PERI, PERI_PCLK_HZ);
1004
1005 rk3308_audio_set_clk(priv, HCLK_AUDIO, AUDIO_HCLK_HZ);
1006 rk3308_audio_set_clk(priv, PCLK_AUDIO, AUDIO_PCLK_HZ);
1007}
1008
1009static int rk3308_clk_probe(struct udevice *dev)
1010{
1011 int ret;
1012
1013 rk3308_clk_init(dev);
1014
1015 /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
1016 ret = clk_set_defaults(dev, 1);
1017 if (ret)
1018 debug("%s clk_set_defaults failed %d\n", __func__, ret);
1019
1020 return ret;
1021}
1022
Simon Glassd1998a92020-12-03 16:55:21 -07001023static int rk3308_clk_of_to_plat(struct udevice *dev)
Finley Xiaofe9efbc2019-11-14 11:21:13 +08001024{
1025 struct rk3308_clk_priv *priv = dev_get_priv(dev);
1026
1027 priv->cru = dev_read_addr_ptr(dev);
1028
1029 return 0;
1030}
1031
1032static int rk3308_clk_bind(struct udevice *dev)
1033{
1034 int ret;
1035 struct udevice *sys_child;
1036 struct sysreset_reg *priv;
1037
1038 /* The reset driver does not have a device node, so bind it here */
1039 ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset",
1040 &sys_child);
1041 if (ret) {
1042 debug("Warning: No sysreset driver: ret=%d\n", ret);
1043 } else {
1044 priv = malloc(sizeof(struct sysreset_reg));
1045 priv->glb_srst_fst_value = offsetof(struct rk3308_cru,
1046 glb_srst_fst);
1047 priv->glb_srst_snd_value = offsetof(struct rk3308_cru,
1048 glb_srst_snd);
Simon Glass0fd3d912020-12-22 19:30:28 -07001049 dev_set_priv(sys_child, priv);
Finley Xiaofe9efbc2019-11-14 11:21:13 +08001050 }
1051
1052#if CONFIG_IS_ENABLED(RESET_ROCKCHIP)
1053 ret = offsetof(struct rk3308_cru, softrst_con[0]);
1054 ret = rockchip_reset_bind(dev, ret, 12);
1055 if (ret)
1056 debug("Warning: software reset driver bind faile\n");
1057#endif
1058
1059 return 0;
1060}
1061
1062static const struct udevice_id rk3308_clk_ids[] = {
1063 { .compatible = "rockchip,rk3308-cru" },
1064 { }
1065};
1066
1067U_BOOT_DRIVER(rockchip_rk3308_cru) = {
1068 .name = "rockchip_rk3308_cru",
1069 .id = UCLASS_CLK,
1070 .of_match = rk3308_clk_ids,
Simon Glass41575d82020-12-03 16:55:17 -07001071 .priv_auto = sizeof(struct rk3308_clk_priv),
Simon Glassd1998a92020-12-03 16:55:21 -07001072 .of_to_plat = rk3308_clk_of_to_plat,
Finley Xiaofe9efbc2019-11-14 11:21:13 +08001073 .ops = &rk3308_clk_ops,
1074 .bind = rk3308_clk_bind,
1075 .probe = rk3308_clk_probe,
1076};