blob: 661b895f9a1a796ec7fade0010ecc537015fe019 [file] [log] [blame]
stroese13fdf8a2003-09-12 08:55:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
stroesea20b27a2004-12-16 18:05:42 +000038#define CONFIG_HUB405 1 /* ...on a HUB405 board */
stroese13fdf8a2003-09-12 08:55:18 +000039
wdenkc837dcb2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese13fdf8a2003-09-12 08:55:18 +000042
stroesea20b27a2004-12-16 18:05:42 +000043#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
stroese13fdf8a2003-09-12 08:55:18 +000044
stroese47b1e3d2005-03-01 17:26:39 +000045#define CONFIG_BOARD_TYPES 1 /* support board types */
46
stroese13fdf8a2003-09-12 08:55:18 +000047#define CONFIG_BAUDRATE 9600
48#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
49
50#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000051#undef CONFIG_BOOTCOMMAND
stroese13fdf8a2003-09-12 08:55:18 +000052
stroesea20b27a2004-12-16 18:05:42 +000053#define CONFIG_PREBOOT /* enable preboot variable */
54
stroese13fdf8a2003-09-12 08:55:18 +000055#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
56
57#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000058#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000059#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
60
61#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
stroese13fdf8a2003-09-12 08:55:18 +000062
stroese13fdf8a2003-09-12 08:55:18 +000063
Jon Loeliger6c4f4da2007-07-08 10:09:35 -050064/*
Jon Loeliger11799432007-07-10 09:02:57 -050065 * BOOTP options
66 */
67#define CONFIG_BOOTP_BOOTFILESIZE
68#define CONFIG_BOOTP_BOOTPATH
69#define CONFIG_BOOTP_GATEWAY
70#define CONFIG_BOOTP_HOSTNAME
71
72
73/*
Jon Loeliger6c4f4da2007-07-08 10:09:35 -050074 * Command line configuration.
75 */
76#include <config_cmd_default.h>
77
78#define CONFIG_CMD_DHCP
79#define CONFIG_CMD_IRQ
80#define CONFIG_CMD_ELF
81#define CONFIG_CMD_NAND
82#define CONFIG_CMD_I2C
83#define CONFIG_CMD_MII
84#define CONFIG_CMD_PING
85#define CONFIG_CMD_EEPROM
86
stroese13fdf8a2003-09-12 08:55:18 +000087
wdenkc837dcb2004-01-20 23:12:12 +000088#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese13fdf8a2003-09-12 08:55:18 +000089
wdenkc837dcb2004-01-20 23:12:12 +000090#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese13fdf8a2003-09-12 08:55:18 +000091
92/*
93 * Miscellaneous configurable options
94 */
95#define CFG_LONGHELP /* undef to save memory */
96#define CFG_PROMPT "=> " /* Monitor Command Prompt */
97
98#undef CFG_HUSH_PARSER /* use "hush" command parser */
99#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +0000100#define CFG_PROMPT_HUSH_PS2 "> "
stroese13fdf8a2003-09-12 08:55:18 +0000101#endif
102
Jon Loeliger6c4f4da2007-07-08 10:09:35 -0500103#if defined(CONFIG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000104#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000105#else
wdenkc837dcb2004-01-20 23:12:12 +0000106#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000107#endif
108#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
109#define CFG_MAXARGS 16 /* max number of command args */
110#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
111
wdenkc837dcb2004-01-20 23:12:12 +0000112#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroese13fdf8a2003-09-12 08:55:18 +0000113
wdenkc837dcb2004-01-20 23:12:12 +0000114#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroese13fdf8a2003-09-12 08:55:18 +0000115
116#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
117#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
118
wdenkc837dcb2004-01-20 23:12:12 +0000119#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
120#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
121#define CFG_BASE_BAUD 691200
122#undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
stroese13fdf8a2003-09-12 08:55:18 +0000123
124/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000125#define CFG_BAUDRATE_TABLE \
stroese13fdf8a2003-09-12 08:55:18 +0000126 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
127 57600, 115200, 230400, 460800, 921600 }
128
129#define CFG_LOAD_ADDR 0x100000 /* default load address */
130#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
131
wdenkc837dcb2004-01-20 23:12:12 +0000132#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroese13fdf8a2003-09-12 08:55:18 +0000133
134#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
135
wdenkc837dcb2004-01-20 23:12:12 +0000136#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese13fdf8a2003-09-12 08:55:18 +0000137
wdenkc837dcb2004-01-20 23:12:12 +0000138#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese13fdf8a2003-09-12 08:55:18 +0000139
stroesea20b27a2004-12-16 18:05:42 +0000140/* Ethernet stuff */
141#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
142#define CONFIG_ETHADDR 00:50:C2:1E:AF:FE
wdenke2ffd592004-12-31 09:32:47 +0000143#define CONFIG_HAS_ETH1
stroesea20b27a2004-12-16 18:05:42 +0000144#define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD
145
stroese13fdf8a2003-09-12 08:55:18 +0000146/*-----------------------------------------------------------------------
147 * NAND-FLASH stuff
148 *-----------------------------------------------------------------------
149 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100150#define CFG_NAND_LEGACY
151
stroese13fdf8a2003-09-12 08:55:18 +0000152#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
153#define SECTORSIZE 512
154
155#define ADDR_COLUMN 1
156#define ADDR_PAGE 2
157#define ADDR_COLUMN_PAGE 3
158
wdenkc837dcb2004-01-20 23:12:12 +0000159#define NAND_ChipID_UNKNOWN 0x00
stroese13fdf8a2003-09-12 08:55:18 +0000160#define NAND_MAX_FLOORS 1
161#define NAND_MAX_CHIPS 1
162
wdenkc837dcb2004-01-20 23:12:12 +0000163#define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
164#define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
165#define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
166#define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
stroese13fdf8a2003-09-12 08:55:18 +0000167
168#define NAND_DISABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CE);} while(0)
169#define NAND_ENABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CE);} while(0)
170#define NAND_CTL_CLRALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_ALE);} while(0)
171#define NAND_CTL_SETALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_ALE);} while(0)
172#define NAND_CTL_CLRCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CLE);} while(0)
173#define NAND_CTL_SETCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CLE);} while(0)
174#define NAND_WAIT_READY(nand) while (!(in32(GPIO0_IR) & CFG_NAND_RDY))
175
176#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
177#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
178#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
179#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
180
stroesea20b27a2004-12-16 18:05:42 +0000181#define CFG_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
182
stroese13fdf8a2003-09-12 08:55:18 +0000183/*-----------------------------------------------------------------------
184 * PCI stuff
185 *-----------------------------------------------------------------------
186 */
wdenkc837dcb2004-01-20 23:12:12 +0000187#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
188#define PCI_HOST_FORCE 1 /* configure as pci host */
189#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese13fdf8a2003-09-12 08:55:18 +0000190
wdenkc837dcb2004-01-20 23:12:12 +0000191#undef CONFIG_PCI /* include pci support */
192#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
193#undef CONFIG_PCI_PNP /* do pci plug-and-play */
194 /* resource configuration */
stroese13fdf8a2003-09-12 08:55:18 +0000195
wdenkc837dcb2004-01-20 23:12:12 +0000196#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese13fdf8a2003-09-12 08:55:18 +0000197
wdenkc837dcb2004-01-20 23:12:12 +0000198#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
199#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
200#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
201#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
202#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
203#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
204#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
205#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
206#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroese13fdf8a2003-09-12 08:55:18 +0000207
208/*-----------------------------------------------------------------------
209 * Start addresses for the final memory configuration
210 * (Set up by the startup code)
211 * Please note that CFG_SDRAM_BASE _must_ start at 0
212 */
213#define CFG_SDRAM_BASE 0x00000000
214#define CFG_FLASH_BASE 0xFFFC0000
215#define CFG_MONITOR_BASE CFG_FLASH_BASE
216#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
217#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
218
219/*
220 * For booting Linux, the board info and command line data
221 * have to be in the first 8 MB of memory, since this is
222 * the maximum mapped by the Linux kernel during initialization.
223 */
224#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
225/*-----------------------------------------------------------------------
226 * FLASH organization
227 */
228#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
229#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
230
231#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
232#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
233
wdenkc837dcb2004-01-20 23:12:12 +0000234#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
235#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
236#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroese13fdf8a2003-09-12 08:55:18 +0000237/*
238 * The following defines are added for buggy IOP480 byte interface.
239 * All other boards should use the standard values (CPCI405 etc.)
240 */
wdenkc837dcb2004-01-20 23:12:12 +0000241#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
242#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
243#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
stroese13fdf8a2003-09-12 08:55:18 +0000244
wdenkc837dcb2004-01-20 23:12:12 +0000245#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroese13fdf8a2003-09-12 08:55:18 +0000246
247#if 0 /* test-only */
wdenkc837dcb2004-01-20 23:12:12 +0000248#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
249#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
stroese13fdf8a2003-09-12 08:55:18 +0000250#endif
251
252/*-----------------------------------------------------------------------
253 * Environment Variable setup
254 */
wdenkc837dcb2004-01-20 23:12:12 +0000255#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
256#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
257#define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroese13fdf8a2003-09-12 08:55:18 +0000258 /* total size of a CAT24WC16 is 2048 bytes */
259
260#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkc837dcb2004-01-20 23:12:12 +0000261#define CFG_NVRAM_SIZE 242 /* NVRAM size */
stroese13fdf8a2003-09-12 08:55:18 +0000262
263/*-----------------------------------------------------------------------
264 * I2C EEPROM (CAT24WC16) for environment
265 */
266#define CONFIG_HARD_I2C /* I2c with hardware support */
267#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
268#define CFG_I2C_SLAVE 0x7F
269
270#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkc837dcb2004-01-20 23:12:12 +0000271#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
272/* mask of address bits that overflow into the "EEPROM chip address" */
stroese13fdf8a2003-09-12 08:55:18 +0000273#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
274#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
275 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000276 /* last 4 bits of the address */
stroese13fdf8a2003-09-12 08:55:18 +0000277#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
278#define CFG_EEPROM_PAGE_WRITE_ENABLE
279
280/*-----------------------------------------------------------------------
281 * Cache Configuration
282 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200283#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkc837dcb2004-01-20 23:12:12 +0000284 /* have only 8kB, 16kB is save here */
stroese13fdf8a2003-09-12 08:55:18 +0000285#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeliger6c4f4da2007-07-08 10:09:35 -0500286#if defined(CONFIG_CMD_KGDB)
stroese13fdf8a2003-09-12 08:55:18 +0000287#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
288#endif
289
290/*
291 * Init Memory Controller:
292 *
293 * BR0/1 and OR0/1 (FLASH)
294 */
295
296#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
297
298/*-----------------------------------------------------------------------
299 * External Bus Controller (EBC) Setup
300 */
301
wdenkc837dcb2004-01-20 23:12:12 +0000302/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
303#define CFG_EBC_PB0AP 0x92015480
304/*#define CFG_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
305#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroese13fdf8a2003-09-12 08:55:18 +0000306
wdenkc837dcb2004-01-20 23:12:12 +0000307/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
308#define CFG_EBC_PB1AP 0x92015480
309#define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000310
wdenkc837dcb2004-01-20 23:12:12 +0000311/* Memory Bank 2 (8 Bit Peripheral: UART) initialization */
stroese13fdf8a2003-09-12 08:55:18 +0000312#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000313#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
314#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000315#else
wdenkc837dcb2004-01-20 23:12:12 +0000316#define CFG_EBC_PB2AP 0x92015480
317#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000318#endif
319
wdenkc837dcb2004-01-20 23:12:12 +0000320#define DUART0_BA 0xF0000000 /* DUART Base Address */
321#define DUART1_BA 0xF0000008 /* DUART Base Address */
322#define DUART2_BA 0xF0000010 /* DUART Base Address */
323#define DUART3_BA 0xF0000018 /* DUART Base Address */
324#define CFG_NAND_BASE 0xF4000000
stroese13fdf8a2003-09-12 08:55:18 +0000325
326/*-----------------------------------------------------------------------
327 * FPGA stuff
328 */
wdenkc837dcb2004-01-20 23:12:12 +0000329#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
330#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroese13fdf8a2003-09-12 08:55:18 +0000331
332/* FPGA program pin configuration */
wdenkc837dcb2004-01-20 23:12:12 +0000333#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
334#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
335#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
336#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
337#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroese13fdf8a2003-09-12 08:55:18 +0000338
339/*-----------------------------------------------------------------------
340 * Definitions for initial stack pointer and data area (in data cache)
341 */
342/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkc837dcb2004-01-20 23:12:12 +0000343#define CFG_TEMP_STACK_OCM 1
stroese13fdf8a2003-09-12 08:55:18 +0000344
345/* On Chip Memory location */
346#define CFG_OCM_DATA_ADDR 0xF8000000
347#define CFG_OCM_DATA_SIZE 0x1000
348#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
349#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
350
351#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
352#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000353#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroese13fdf8a2003-09-12 08:55:18 +0000354
355/*-----------------------------------------------------------------------
356 * Definitions for GPIO setup (PPC405EP specific)
357 *
wdenkc837dcb2004-01-20 23:12:12 +0000358 * GPIO0[0] - External Bus Controller BLAST output
359 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroese13fdf8a2003-09-12 08:55:18 +0000360 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
361 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
362 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
363 * GPIO0[24-27] - UART0 control signal inputs/outputs
364 * GPIO0[28-29] - UART1 data signal input/output
365 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
366 */
wdenkc837dcb2004-01-20 23:12:12 +0000367#define CFG_GPIO0_OSRH 0x40000550
368#define CFG_GPIO0_OSRL 0x00000110
369#define CFG_GPIO0_ISR1H 0x00000000
370#define CFG_GPIO0_ISR1L 0x15555445
371#define CFG_GPIO0_TSRH 0x00000000
372#define CFG_GPIO0_TSRL 0x00000000
373#define CFG_GPIO0_TCR 0xF7FE0014
stroese13fdf8a2003-09-12 08:55:18 +0000374
stroesea20b27a2004-12-16 18:05:42 +0000375#define CFG_DUART_RST (0x80000000 >> 14)
376#define CFG_UART2_RS232 (0x80000000 >> 5)
377#define CFG_UART3_RS232 (0x80000000 >> 6)
378#define CFG_UART4_RS232 (0x80000000 >> 7)
379#define CFG_UART5_RS232 (0x80000000 >> 8)
stroese13fdf8a2003-09-12 08:55:18 +0000380
381/*
382 * Internal Definitions
383 *
384 * Boot Flags
385 */
386#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
387#define BOOTFLAG_WARM 0x02 /* Software reboot */
388
389/*
390 * Default speed selection (cpu_plb_opb_ebc) in mhz.
391 * This value will be set if iic boot eprom is disabled.
392 */
393#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000394#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
395#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000396#endif
397#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000398#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
399#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroese13fdf8a2003-09-12 08:55:18 +0000400#endif
401#if 1
wdenkc837dcb2004-01-20 23:12:12 +0000402#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
403#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000404#endif
405
406#endif /* __CONFIG_H */