blob: d0c69da971f95c74cee43a959f761553cdd51349 [file] [log] [blame]
Michal Simek59c651f2013-02-04 12:38:59 +01001/*
2 * Copyright (c) 2013 Xilinx Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef _ASM_ARCH_HARDWARE_H
24#define _ASM_ARCH_HARDWARE_H
25
26#define XPSS_SYS_CTRL_BASEADDR 0xF8000000
Michal Simek00ed3452013-02-04 12:42:25 +010027#define XPSS_DEV_CFG_APB_BASEADDR 0xF8007000
28#define XPSS_SCU_BASEADDR 0xF8F00000
Michal Simek59c651f2013-02-04 12:38:59 +010029
30/* Reflect slcr offsets */
31struct slcr_regs {
32 u32 scl; /* 0x0 */
33 u32 slcr_lock; /* 0x4 */
34 u32 slcr_unlock; /* 0x8 */
35 u32 reserved1[125];
36 u32 pss_rst_ctrl; /* 0x200 */
Michal Simek00ed3452013-02-04 12:42:25 +010037 u32 reserved2[15];
38 u32 fpga_rst_ctrl; /* 0x240 */
39 u32 reserved3[5];
Michal Simek59c651f2013-02-04 12:38:59 +010040 u32 reboot_status; /* 0x258 */
Michal Simek00ed3452013-02-04 12:42:25 +010041 u32 boot_mode; /* 0x25c */
42 u32 reserved4[116];
43 u32 trust_zone; /* 0x430 */ /* FIXME */
44 u32 reserved5[115];
45 u32 ddr_urgent; /* 0x600 */
46 u32 reserved6[6];
47 u32 ddr_urgent_sel; /* 0x61c */
48 u32 reserved7[188];
49 u32 ocm_cfg; /* 0x910 */
Michal Simek59c651f2013-02-04 12:38:59 +010050};
51
52#define slcr_base ((struct slcr_regs *) XPSS_SYS_CTRL_BASEADDR)
53
Michal Simek00ed3452013-02-04 12:42:25 +010054struct devcfg_regs {
55 u32 ctrl; /* 0x0 */
56 u32 lock; /* 0x4 */
57 u32 cfg; /* 0x8 */
58 u32 int_sts; /* 0xc */
59 u32 int_mask; /* 0x10 */
60 u32 status; /* 0x14 */
61 u32 dma_src_addr; /* 0x18 */
62 u32 dma_dst_addr; /* 0x1c */
63 u32 dma_src_len; /* 0x20 */
64 u32 dma_dst_len; /* 0x24 */
65 u32 rom_shadow; /* 0x28 */
66 u32 reserved1[2];
67 u32 unlock; /* 0x34 */
68 u32 reserved2[18];
69 u32 mctrl; /* 0x80 */
70 u32 reserved3;
71 u32 write_count; /* 0x88 */
72 u32 read_count; /* 0x8c */
73};
74
75#define devcfg_base ((struct devcfg_regs *) XPSS_DEV_CFG_APB_BASEADDR)
76
77struct scu_regs {
78 u32 reserved1[16];
79 u32 filter_start; /* 0x40 */
80 u32 filter_end; /* 0x44 */
81};
82
83#define scu_base ((struct scu_regs *) XPSS_SCU_BASEADDR)
84
Michal Simek59c651f2013-02-04 12:38:59 +010085#endif /* _ASM_ARCH_HARDWARE_H */