Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2011, Marvell Semiconductor Inc. |
| 4 | * Lei Wen <leiwen@marvell.com> |
| 5 | * |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 6 | * Back ported to the 8xx platform (from the 8260 platform) by |
| 7 | * Murray.Jensen@cmst.csiro.au, 27-Jan-01. |
| 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Simon Glass | 1eb69ae | 2019-11-14 12:57:39 -0700 | [diff] [blame] | 11 | #include <cpu_func.h> |
Faiz Abbas | 3d29636 | 2019-06-11 00:43:34 +0530 | [diff] [blame] | 12 | #include <dm.h> |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 13 | #include <errno.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 14 | #include <log.h> |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 15 | #include <malloc.h> |
| 16 | #include <mmc.h> |
| 17 | #include <sdhci.h> |
Simon Glass | 90526e9 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 18 | #include <asm/cache.h> |
Simon Glass | cd93d62 | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 19 | #include <linux/bitops.h> |
Simon Glass | c05ed00 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 20 | #include <linux/delay.h> |
Masahiro Yamada | 58d8ace | 2020-02-14 16:40:26 +0900 | [diff] [blame] | 21 | #include <linux/dma-mapping.h> |
Jaehoon Chung | fac8bfd | 2020-03-27 13:08:00 +0900 | [diff] [blame] | 22 | #include <phys2bus.h> |
Faiz Abbas | 43392b5 | 2021-02-04 15:10:46 +0530 | [diff] [blame] | 23 | #include <power/regulator.h> |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 24 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 25 | static void sdhci_reset(struct sdhci_host *host, u8 mask) |
| 26 | { |
| 27 | unsigned long timeout; |
| 28 | |
| 29 | /* Wait max 100 ms */ |
| 30 | timeout = 100; |
| 31 | sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET); |
| 32 | while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) { |
| 33 | if (timeout == 0) { |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 34 | printf("%s: Reset 0x%x never completed.\n", |
| 35 | __func__, (int)mask); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 36 | return; |
| 37 | } |
| 38 | timeout--; |
| 39 | udelay(1000); |
| 40 | } |
| 41 | } |
| 42 | |
| 43 | static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd) |
| 44 | { |
| 45 | int i; |
| 46 | if (cmd->resp_type & MMC_RSP_136) { |
| 47 | /* CRC is stripped so we need to do some shifting. */ |
| 48 | for (i = 0; i < 4; i++) { |
| 49 | cmd->response[i] = sdhci_readl(host, |
| 50 | SDHCI_RESPONSE + (3-i)*4) << 8; |
| 51 | if (i != 3) |
| 52 | cmd->response[i] |= sdhci_readb(host, |
| 53 | SDHCI_RESPONSE + (3-i)*4-1); |
| 54 | } |
| 55 | } else { |
| 56 | cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE); |
| 57 | } |
| 58 | } |
| 59 | |
| 60 | static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data) |
| 61 | { |
| 62 | int i; |
| 63 | char *offs; |
| 64 | for (i = 0; i < data->blocksize; i += 4) { |
| 65 | offs = data->dest + i; |
| 66 | if (data->flags == MMC_DATA_READ) |
| 67 | *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER); |
| 68 | else |
| 69 | sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER); |
| 70 | } |
| 71 | } |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 72 | |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 73 | #if (defined(CONFIG_MMC_SDHCI_SDMA) || CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)) |
Faiz Abbas | 6d6af20 | 2019-04-16 23:06:57 +0530 | [diff] [blame] | 74 | static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data, |
| 75 | int *is_aligned, int trans_bytes) |
| 76 | { |
Nicolas Saenz Julienne | c89c96d | 2021-01-12 13:55:29 +0100 | [diff] [blame] | 77 | dma_addr_t dma_addr; |
Jaehoon Chung | 804c7f4 | 2012-09-20 20:31:55 +0000 | [diff] [blame] | 78 | unsigned char ctrl; |
Masahiro Yamada | 58d8ace | 2020-02-14 16:40:26 +0900 | [diff] [blame] | 79 | void *buf; |
Faiz Abbas | 6d6af20 | 2019-04-16 23:06:57 +0530 | [diff] [blame] | 80 | |
| 81 | if (data->flags == MMC_DATA_READ) |
Masahiro Yamada | 58d8ace | 2020-02-14 16:40:26 +0900 | [diff] [blame] | 82 | buf = data->dest; |
Faiz Abbas | 6d6af20 | 2019-04-16 23:06:57 +0530 | [diff] [blame] | 83 | else |
Masahiro Yamada | 58d8ace | 2020-02-14 16:40:26 +0900 | [diff] [blame] | 84 | buf = (void *)data->src; |
Faiz Abbas | 6d6af20 | 2019-04-16 23:06:57 +0530 | [diff] [blame] | 85 | |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 86 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); |
| 87 | ctrl &= ~SDHCI_CTRL_DMA_MASK; |
| 88 | if (host->flags & USE_ADMA64) |
| 89 | ctrl |= SDHCI_CTRL_ADMA64; |
| 90 | else if (host->flags & USE_ADMA) |
| 91 | ctrl |= SDHCI_CTRL_ADMA32; |
| 92 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
| 93 | |
Masahiro Yamada | 58d8ace | 2020-02-14 16:40:26 +0900 | [diff] [blame] | 94 | if (host->flags & USE_SDMA && |
| 95 | (host->force_align_buffer || |
| 96 | (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR && |
| 97 | ((unsigned long)buf & 0x7) != 0x0))) { |
| 98 | *is_aligned = 0; |
| 99 | if (data->flags != MMC_DATA_READ) |
| 100 | memcpy(host->align_buffer, buf, trans_bytes); |
| 101 | buf = host->align_buffer; |
| 102 | } |
| 103 | |
| 104 | host->start_addr = dma_map_single(buf, trans_bytes, |
| 105 | mmc_get_dma_dir(data)); |
| 106 | |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 107 | if (host->flags & USE_SDMA) { |
Nicolas Saenz Julienne | c89c96d | 2021-01-12 13:55:29 +0100 | [diff] [blame] | 108 | dma_addr = dev_phys_to_bus(mmc_to_dev(host->mmc), host->start_addr); |
| 109 | sdhci_writel(host, dma_addr, SDHCI_DMA_ADDRESS); |
Michael Walle | 4d6a773 | 2020-09-23 12:42:51 +0200 | [diff] [blame] | 110 | } |
| 111 | #if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA) |
| 112 | else if (host->flags & (USE_ADMA | USE_ADMA64)) { |
| 113 | sdhci_prepare_adma_table(host->adma_desc_table, data, |
| 114 | host->start_addr); |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 115 | |
Masahiro Yamada | a2b0221 | 2020-02-14 16:40:23 +0900 | [diff] [blame] | 116 | sdhci_writel(host, lower_32_bits(host->adma_addr), |
| 117 | SDHCI_ADMA_ADDRESS); |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 118 | if (host->flags & USE_ADMA64) |
Masahiro Yamada | a2b0221 | 2020-02-14 16:40:23 +0900 | [diff] [blame] | 119 | sdhci_writel(host, upper_32_bits(host->adma_addr), |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 120 | SDHCI_ADMA_ADDRESS_HI); |
Faiz Abbas | 6d6af20 | 2019-04-16 23:06:57 +0530 | [diff] [blame] | 121 | } |
Michael Walle | 4d6a773 | 2020-09-23 12:42:51 +0200 | [diff] [blame] | 122 | #endif |
Faiz Abbas | 6d6af20 | 2019-04-16 23:06:57 +0530 | [diff] [blame] | 123 | } |
| 124 | #else |
| 125 | static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data, |
| 126 | int *is_aligned, int trans_bytes) |
| 127 | {} |
| 128 | #endif |
| 129 | static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data) |
| 130 | { |
| 131 | dma_addr_t start_addr = host->start_addr; |
| 132 | unsigned int stat, rdy, mask, timeout, block = 0; |
| 133 | bool transfer_done = false; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 134 | |
Jaehoon Chung | 5d48e42 | 2012-09-20 20:31:54 +0000 | [diff] [blame] | 135 | timeout = 1000000; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 136 | rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL; |
| 137 | mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE; |
| 138 | do { |
| 139 | stat = sdhci_readl(host, SDHCI_INT_STATUS); |
| 140 | if (stat & SDHCI_INT_ERROR) { |
Masahiro Yamada | 61f2e5e | 2017-12-30 02:00:12 +0900 | [diff] [blame] | 141 | pr_debug("%s: Error detected in status(0x%X)!\n", |
| 142 | __func__, stat); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 143 | return -EIO; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 144 | } |
Alex Deymo | 7dde50d | 2017-04-02 01:24:34 -0700 | [diff] [blame] | 145 | if (!transfer_done && (stat & rdy)) { |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 146 | if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask)) |
| 147 | continue; |
| 148 | sdhci_writel(host, rdy, SDHCI_INT_STATUS); |
| 149 | sdhci_transfer_pio(host, data); |
| 150 | data->dest += data->blocksize; |
Alex Deymo | 7dde50d | 2017-04-02 01:24:34 -0700 | [diff] [blame] | 151 | if (++block >= data->blocks) { |
| 152 | /* Keep looping until the SDHCI_INT_DATA_END is |
| 153 | * cleared, even if we finished sending all the |
| 154 | * blocks. |
| 155 | */ |
| 156 | transfer_done = true; |
| 157 | continue; |
| 158 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 159 | } |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 160 | if ((host->flags & USE_DMA) && !transfer_done && |
Faiz Abbas | 6d6af20 | 2019-04-16 23:06:57 +0530 | [diff] [blame] | 161 | (stat & SDHCI_INT_DMA_END)) { |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 162 | sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS); |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 163 | if (host->flags & USE_SDMA) { |
| 164 | start_addr &= |
| 165 | ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1); |
| 166 | start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE; |
Nicolas Saenz Julienne | c89c96d | 2021-01-12 13:55:29 +0100 | [diff] [blame] | 167 | start_addr = dev_phys_to_bus(mmc_to_dev(host->mmc), |
| 168 | start_addr); |
| 169 | sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS); |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 170 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 171 | } |
Lei Wen | a004abd | 2011-10-08 04:14:57 +0000 | [diff] [blame] | 172 | if (timeout-- > 0) |
| 173 | udelay(10); |
| 174 | else { |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 175 | printf("%s: Transfer data timeout\n", __func__); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 176 | return -ETIMEDOUT; |
Lei Wen | a004abd | 2011-10-08 04:14:57 +0000 | [diff] [blame] | 177 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 178 | } while (!(stat & SDHCI_INT_DATA_END)); |
Masahiro Yamada | 4155ad9 | 2020-02-14 16:40:27 +0900 | [diff] [blame] | 179 | |
Yuezhang.Mo@sony.com | 37e1362 | 2021-01-14 05:46:50 +0000 | [diff] [blame] | 180 | #if (defined(CONFIG_MMC_SDHCI_SDMA) || CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)) |
Masahiro Yamada | 4155ad9 | 2020-02-14 16:40:27 +0900 | [diff] [blame] | 181 | dma_unmap_single(host->start_addr, data->blocks * data->blocksize, |
| 182 | mmc_get_dma_dir(data)); |
Yuezhang.Mo@sony.com | 37e1362 | 2021-01-14 05:46:50 +0000 | [diff] [blame] | 183 | #endif |
Masahiro Yamada | 4155ad9 | 2020-02-14 16:40:27 +0900 | [diff] [blame] | 184 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 185 | return 0; |
| 186 | } |
| 187 | |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 188 | /* |
| 189 | * No command will be sent by driver if card is busy, so driver must wait |
| 190 | * for card ready state. |
| 191 | * Every time when card is busy after timeout then (last) timeout value will be |
| 192 | * increased twice but only if it doesn't exceed global defined maximum. |
Masahiro Yamada | 65a25b2 | 2016-08-25 16:07:39 +0900 | [diff] [blame] | 193 | * Each function call will use last timeout value. |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 194 | */ |
Masahiro Yamada | 65a25b2 | 2016-08-25 16:07:39 +0900 | [diff] [blame] | 195 | #define SDHCI_CMD_MAX_TIMEOUT 3200 |
Masahiro Yamada | d8ce77b | 2016-08-25 16:07:38 +0900 | [diff] [blame] | 196 | #define SDHCI_CMD_DEFAULT_TIMEOUT 100 |
Steve Rae | d90bb43 | 2016-06-29 13:42:01 -0700 | [diff] [blame] | 197 | #define SDHCI_READ_STATUS_TIMEOUT 1000 |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 198 | |
Simon Glass | e7881d8 | 2017-07-29 11:35:31 -0600 | [diff] [blame] | 199 | #ifdef CONFIG_DM_MMC |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 200 | static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd, |
| 201 | struct mmc_data *data) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 202 | { |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 203 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 204 | |
| 205 | #else |
| 206 | static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd, |
| 207 | struct mmc_data *data) |
| 208 | { |
| 209 | #endif |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 210 | struct sdhci_host *host = mmc->priv; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 211 | unsigned int stat = 0; |
| 212 | int ret = 0; |
| 213 | int trans_bytes = 0, is_aligned = 1; |
| 214 | u32 mask, flags, mode; |
Faiz Abbas | 6d6af20 | 2019-04-16 23:06:57 +0530 | [diff] [blame] | 215 | unsigned int time = 0; |
Simon Glass | 19d2e34 | 2016-05-14 14:03:04 -0600 | [diff] [blame] | 216 | int mmc_dev = mmc_get_blk_desc(mmc)->devnum; |
Vipul Kumar | 36332b6 | 2018-05-03 12:20:54 +0530 | [diff] [blame] | 217 | ulong start = get_timer(0); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 218 | |
Faiz Abbas | 6d6af20 | 2019-04-16 23:06:57 +0530 | [diff] [blame] | 219 | host->start_addr = 0; |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 220 | /* Timeout unit - ms */ |
Masahiro Yamada | d8ce77b | 2016-08-25 16:07:38 +0900 | [diff] [blame] | 221 | static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 222 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 223 | mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT; |
| 224 | |
| 225 | /* We shouldn't wait for data inihibit for stop commands, even |
| 226 | though they might use busy signaling */ |
Siva Durga Prasad Paladugu | b88a7a4 | 2018-04-19 12:37:05 +0530 | [diff] [blame] | 227 | if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION || |
Siva Durga Prasad Paladugu | 1a7414f | 2018-06-13 11:43:01 +0530 | [diff] [blame] | 228 | ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK || |
| 229 | cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data)) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 230 | mask &= ~SDHCI_DATA_INHIBIT; |
| 231 | |
| 232 | while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) { |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 233 | if (time >= cmd_timeout) { |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 234 | printf("%s: MMC: %d busy ", __func__, mmc_dev); |
Masahiro Yamada | 65a25b2 | 2016-08-25 16:07:39 +0900 | [diff] [blame] | 235 | if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) { |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 236 | cmd_timeout += cmd_timeout; |
| 237 | printf("timeout increasing to: %u ms.\n", |
| 238 | cmd_timeout); |
| 239 | } else { |
| 240 | puts("timeout.\n"); |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 241 | return -ECOMM; |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 242 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 243 | } |
Przemyslaw Marczak | 56b34bc | 2013-10-08 18:12:09 +0200 | [diff] [blame] | 244 | time++; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 245 | udelay(1000); |
| 246 | } |
| 247 | |
Jorge Ramirez-Ortiz | 713e681 | 2017-11-02 15:10:21 +0100 | [diff] [blame] | 248 | sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS); |
| 249 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 250 | mask = SDHCI_INT_RESPONSE; |
Siva Durga Prasad Paladugu | 1a7414f | 2018-06-13 11:43:01 +0530 | [diff] [blame] | 251 | if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK || |
| 252 | cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data) |
Siva Durga Prasad Paladugu | b88a7a4 | 2018-04-19 12:37:05 +0530 | [diff] [blame] | 253 | mask = SDHCI_INT_DATA_AVAIL; |
| 254 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 255 | if (!(cmd->resp_type & MMC_RSP_PRESENT)) |
| 256 | flags = SDHCI_CMD_RESP_NONE; |
| 257 | else if (cmd->resp_type & MMC_RSP_136) |
| 258 | flags = SDHCI_CMD_RESP_LONG; |
| 259 | else if (cmd->resp_type & MMC_RSP_BUSY) { |
| 260 | flags = SDHCI_CMD_RESP_SHORT_BUSY; |
Yuezhang.Mo@sony.com | 4a3ea75 | 2021-03-17 06:44:37 +0000 | [diff] [blame] | 261 | mask |= SDHCI_INT_DATA_END; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 262 | } else |
| 263 | flags = SDHCI_CMD_RESP_SHORT; |
| 264 | |
| 265 | if (cmd->resp_type & MMC_RSP_CRC) |
| 266 | flags |= SDHCI_CMD_CRC; |
| 267 | if (cmd->resp_type & MMC_RSP_OPCODE) |
| 268 | flags |= SDHCI_CMD_INDEX; |
Siva Durga Prasad Paladugu | 434f9d4 | 2018-05-29 20:03:10 +0530 | [diff] [blame] | 269 | if (data || cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK || |
| 270 | cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 271 | flags |= SDHCI_CMD_DATA; |
| 272 | |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 273 | /* Set Transfer mode regarding to data flag */ |
Heinrich Schuchardt | bb7b4ef | 2017-11-10 21:13:34 +0100 | [diff] [blame] | 274 | if (data) { |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 275 | sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL); |
| 276 | mode = SDHCI_TRNS_BLK_CNT_EN; |
| 277 | trans_bytes = data->blocks * data->blocksize; |
| 278 | if (data->blocks > 1) |
| 279 | mode |= SDHCI_TRNS_MULTI; |
| 280 | |
| 281 | if (data->flags == MMC_DATA_READ) |
| 282 | mode |= SDHCI_TRNS_READ; |
| 283 | |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 284 | if (host->flags & USE_DMA) { |
Faiz Abbas | 6d6af20 | 2019-04-16 23:06:57 +0530 | [diff] [blame] | 285 | mode |= SDHCI_TRNS_DMA; |
| 286 | sdhci_prepare_dma(host, data, &is_aligned, trans_bytes); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 287 | } |
| 288 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 289 | sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG, |
| 290 | data->blocksize), |
| 291 | SDHCI_BLOCK_SIZE); |
| 292 | sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT); |
| 293 | sdhci_writew(host, mode, SDHCI_TRANSFER_MODE); |
Kevin Liu | 5e1c23c | 2015-03-23 17:57:00 -0500 | [diff] [blame] | 294 | } else if (cmd->resp_type & MMC_RSP_BUSY) { |
| 295 | sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 296 | } |
| 297 | |
| 298 | sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 299 | sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND); |
Stefan Roese | 29905a4 | 2015-06-29 14:58:08 +0200 | [diff] [blame] | 300 | start = get_timer(0); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 301 | do { |
| 302 | stat = sdhci_readl(host, SDHCI_INT_STATUS); |
| 303 | if (stat & SDHCI_INT_ERROR) |
| 304 | break; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 305 | |
Masahiro Yamada | bae4a1f | 2016-07-10 00:40:22 +0900 | [diff] [blame] | 306 | if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) { |
| 307 | if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) { |
| 308 | return 0; |
| 309 | } else { |
| 310 | printf("%s: Timeout for status update!\n", |
| 311 | __func__); |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 312 | return -ETIMEDOUT; |
Masahiro Yamada | bae4a1f | 2016-07-10 00:40:22 +0900 | [diff] [blame] | 313 | } |
Jaehoon Chung | 3a63832 | 2012-04-23 02:36:25 +0000 | [diff] [blame] | 314 | } |
Masahiro Yamada | bae4a1f | 2016-07-10 00:40:22 +0900 | [diff] [blame] | 315 | } while ((stat & mask) != mask); |
Jaehoon Chung | 3a63832 | 2012-04-23 02:36:25 +0000 | [diff] [blame] | 316 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 317 | if ((stat & (SDHCI_INT_ERROR | mask)) == mask) { |
| 318 | sdhci_cmd_done(host, cmd); |
| 319 | sdhci_writel(host, mask, SDHCI_INT_STATUS); |
| 320 | } else |
| 321 | ret = -1; |
| 322 | |
| 323 | if (!ret && data) |
Faiz Abbas | 6d6af20 | 2019-04-16 23:06:57 +0530 | [diff] [blame] | 324 | ret = sdhci_transfer_data(host, data); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 325 | |
Tushar Behera | 13243f2 | 2012-09-20 20:31:57 +0000 | [diff] [blame] | 326 | if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD) |
| 327 | udelay(1000); |
| 328 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 329 | stat = sdhci_readl(host, SDHCI_INT_STATUS); |
| 330 | sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS); |
| 331 | if (!ret) { |
| 332 | if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && |
| 333 | !is_aligned && (data->flags == MMC_DATA_READ)) |
Masahiro Yamada | c8cc18b | 2020-02-14 16:40:21 +0900 | [diff] [blame] | 334 | memcpy(data->dest, host->align_buffer, trans_bytes); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 335 | return 0; |
| 336 | } |
| 337 | |
| 338 | sdhci_reset(host, SDHCI_RESET_CMD); |
| 339 | sdhci_reset(host, SDHCI_RESET_DATA); |
| 340 | if (stat & SDHCI_INT_TIMEOUT) |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 341 | return -ETIMEDOUT; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 342 | else |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 343 | return -ECOMM; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 344 | } |
| 345 | |
Siva Durga Prasad Paladugu | ca992e8 | 2018-04-19 12:37:07 +0530 | [diff] [blame] | 346 | #if defined(CONFIG_DM_MMC) && defined(MMC_SUPPORTS_TUNING) |
| 347 | static int sdhci_execute_tuning(struct udevice *dev, uint opcode) |
| 348 | { |
| 349 | int err; |
| 350 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 351 | struct sdhci_host *host = mmc->priv; |
| 352 | |
| 353 | debug("%s\n", __func__); |
| 354 | |
Ramon Fried | b70fe96 | 2018-05-14 15:02:30 +0300 | [diff] [blame] | 355 | if (host->ops && host->ops->platform_execute_tuning) { |
Siva Durga Prasad Paladugu | ca992e8 | 2018-04-19 12:37:07 +0530 | [diff] [blame] | 356 | err = host->ops->platform_execute_tuning(mmc, opcode); |
| 357 | if (err) |
| 358 | return err; |
| 359 | return 0; |
| 360 | } |
| 361 | return 0; |
| 362 | } |
| 363 | #endif |
Faiz Abbas | 3966c7d | 2019-06-11 00:43:35 +0530 | [diff] [blame] | 364 | int sdhci_set_clock(struct mmc *mmc, unsigned int clock) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 365 | { |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 366 | struct sdhci_host *host = mmc->priv; |
Stefan Roese | 899fb9e | 2016-12-12 08:34:42 +0100 | [diff] [blame] | 367 | unsigned int div, clk = 0, timeout; |
Ashok Reddy Soma | 16b593b | 2021-08-02 23:20:41 -0600 | [diff] [blame] | 368 | int ret; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 369 | |
Wenyou Yang | 79667b7 | 2015-09-22 14:59:25 +0800 | [diff] [blame] | 370 | /* Wait max 20 ms */ |
| 371 | timeout = 200; |
| 372 | while (sdhci_readl(host, SDHCI_PRESENT_STATE) & |
| 373 | (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) { |
| 374 | if (timeout == 0) { |
| 375 | printf("%s: Timeout to wait cmd & data inhibit\n", |
| 376 | __func__); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 377 | return -EBUSY; |
Wenyou Yang | 79667b7 | 2015-09-22 14:59:25 +0800 | [diff] [blame] | 378 | } |
| 379 | |
| 380 | timeout--; |
| 381 | udelay(100); |
| 382 | } |
| 383 | |
Stefan Roese | 899fb9e | 2016-12-12 08:34:42 +0100 | [diff] [blame] | 384 | sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 385 | |
| 386 | if (clock == 0) |
| 387 | return 0; |
| 388 | |
Ashok Reddy Soma | 16b593b | 2021-08-02 23:20:41 -0600 | [diff] [blame] | 389 | if (host->ops && host->ops->set_delay) { |
| 390 | ret = host->ops->set_delay(host); |
| 391 | if (ret) { |
| 392 | printf("%s: Error while setting tap delay\n", __func__); |
| 393 | return ret; |
| 394 | } |
| 395 | } |
Siva Durga Prasad Paladugu | ca992e8 | 2018-04-19 12:37:07 +0530 | [diff] [blame] | 396 | |
Jaehoon Chung | 113e5df | 2013-07-19 17:44:49 +0900 | [diff] [blame] | 397 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 398 | /* |
| 399 | * Check if the Host Controller supports Programmable Clock |
| 400 | * Mode. |
| 401 | */ |
| 402 | if (host->clk_mul) { |
| 403 | for (div = 1; div <= 1024; div++) { |
Wenyou Yang | 0e0dcc1 | 2017-04-26 09:32:30 +0800 | [diff] [blame] | 404 | if ((host->max_clk / div) <= clock) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 405 | break; |
| 406 | } |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 407 | |
| 408 | /* |
| 409 | * Set Programmable Clock Mode in the Clock |
| 410 | * Control register. |
| 411 | */ |
| 412 | clk = SDHCI_PROG_CLOCK_MODE; |
| 413 | div--; |
| 414 | } else { |
| 415 | /* Version 3.00 divisors must be a multiple of 2. */ |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 416 | if (host->max_clk <= clock) { |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 417 | div = 1; |
| 418 | } else { |
| 419 | for (div = 2; |
| 420 | div < SDHCI_MAX_DIV_SPEC_300; |
| 421 | div += 2) { |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 422 | if ((host->max_clk / div) <= clock) |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 423 | break; |
| 424 | } |
| 425 | } |
| 426 | div >>= 1; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 427 | } |
| 428 | } else { |
| 429 | /* Version 2.00 divisors must be a power of 2. */ |
| 430 | for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) { |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 431 | if ((host->max_clk / div) <= clock) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 432 | break; |
| 433 | } |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 434 | div >>= 1; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 435 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 436 | |
Masahiro Yamada | bf9c4d1 | 2017-01-13 11:51:51 +0900 | [diff] [blame] | 437 | if (host->ops && host->ops->set_clock) |
Jaehoon Chung | 62226b6 | 2016-12-30 15:30:18 +0900 | [diff] [blame] | 438 | host->ops->set_clock(host, div); |
Jaehoon Chung | b09ed6e | 2012-08-30 16:24:11 +0000 | [diff] [blame] | 439 | |
Wenyou Yang | 6dffdbc | 2016-09-18 09:01:22 +0800 | [diff] [blame] | 440 | clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 441 | clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN) |
| 442 | << SDHCI_DIVIDER_HI_SHIFT; |
| 443 | clk |= SDHCI_CLOCK_INT_EN; |
| 444 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); |
| 445 | |
| 446 | /* Wait max 20 ms */ |
| 447 | timeout = 20; |
| 448 | while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL)) |
| 449 | & SDHCI_CLOCK_INT_STABLE)) { |
| 450 | if (timeout == 0) { |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 451 | printf("%s: Internal clock never stabilised.\n", |
| 452 | __func__); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 453 | return -EBUSY; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 454 | } |
| 455 | timeout--; |
| 456 | udelay(1000); |
| 457 | } |
| 458 | |
| 459 | clk |= SDHCI_CLOCK_CARD_EN; |
| 460 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); |
| 461 | return 0; |
| 462 | } |
| 463 | |
| 464 | static void sdhci_set_power(struct sdhci_host *host, unsigned short power) |
| 465 | { |
| 466 | u8 pwr = 0; |
| 467 | |
| 468 | if (power != (unsigned short)-1) { |
| 469 | switch (1 << power) { |
| 470 | case MMC_VDD_165_195: |
| 471 | pwr = SDHCI_POWER_180; |
| 472 | break; |
| 473 | case MMC_VDD_29_30: |
| 474 | case MMC_VDD_30_31: |
| 475 | pwr = SDHCI_POWER_300; |
| 476 | break; |
| 477 | case MMC_VDD_32_33: |
| 478 | case MMC_VDD_33_34: |
| 479 | pwr = SDHCI_POWER_330; |
| 480 | break; |
| 481 | } |
| 482 | } |
| 483 | |
| 484 | if (pwr == 0) { |
| 485 | sdhci_writeb(host, 0, SDHCI_POWER_CONTROL); |
| 486 | return; |
| 487 | } |
| 488 | |
| 489 | pwr |= SDHCI_POWER_ON; |
| 490 | |
| 491 | sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL); |
| 492 | } |
| 493 | |
Faiz Abbas | d1c0a22 | 2019-06-11 00:43:40 +0530 | [diff] [blame] | 494 | void sdhci_set_uhs_timing(struct sdhci_host *host) |
| 495 | { |
Masahiro Yamada | fdd84c8 | 2020-02-14 16:40:24 +0900 | [diff] [blame] | 496 | struct mmc *mmc = host->mmc; |
Faiz Abbas | d1c0a22 | 2019-06-11 00:43:40 +0530 | [diff] [blame] | 497 | u32 reg; |
| 498 | |
| 499 | reg = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
| 500 | reg &= ~SDHCI_CTRL_UHS_MASK; |
| 501 | |
| 502 | switch (mmc->selected_mode) { |
| 503 | case UHS_SDR50: |
| 504 | case MMC_HS_52: |
| 505 | reg |= SDHCI_CTRL_UHS_SDR50; |
| 506 | break; |
| 507 | case UHS_DDR50: |
| 508 | case MMC_DDR_52: |
| 509 | reg |= SDHCI_CTRL_UHS_DDR50; |
| 510 | break; |
| 511 | case UHS_SDR104: |
| 512 | case MMC_HS_200: |
| 513 | reg |= SDHCI_CTRL_UHS_SDR104; |
| 514 | break; |
Faiz Abbas | bda47be | 2021-04-05 20:14:28 +0530 | [diff] [blame] | 515 | case MMC_HS_400: |
| 516 | reg |= SDHCI_CTRL_HS400; |
| 517 | break; |
Faiz Abbas | d1c0a22 | 2019-06-11 00:43:40 +0530 | [diff] [blame] | 518 | default: |
| 519 | reg |= SDHCI_CTRL_UHS_SDR12; |
| 520 | } |
| 521 | |
| 522 | sdhci_writew(host, reg, SDHCI_HOST_CONTROL2); |
| 523 | } |
| 524 | |
Faiz Abbas | 43392b5 | 2021-02-04 15:10:46 +0530 | [diff] [blame] | 525 | static void sdhci_set_voltage(struct sdhci_host *host) |
| 526 | { |
| 527 | if (IS_ENABLED(CONFIG_MMC_IO_VOLTAGE)) { |
| 528 | struct mmc *mmc = (struct mmc *)host->mmc; |
| 529 | u32 ctrl; |
| 530 | |
| 531 | ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
| 532 | |
| 533 | switch (mmc->signal_voltage) { |
| 534 | case MMC_SIGNAL_VOLTAGE_330: |
| 535 | #if CONFIG_IS_ENABLED(DM_REGULATOR) |
| 536 | if (mmc->vqmmc_supply) { |
| 537 | if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, false)) { |
| 538 | pr_err("failed to disable vqmmc-supply\n"); |
| 539 | return; |
| 540 | } |
| 541 | |
| 542 | if (regulator_set_value(mmc->vqmmc_supply, 3300000)) { |
| 543 | pr_err("failed to set vqmmc-voltage to 3.3V\n"); |
| 544 | return; |
| 545 | } |
| 546 | |
| 547 | if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, true)) { |
| 548 | pr_err("failed to enable vqmmc-supply\n"); |
| 549 | return; |
| 550 | } |
| 551 | } |
| 552 | #endif |
| 553 | if (IS_SD(mmc)) { |
| 554 | ctrl &= ~SDHCI_CTRL_VDD_180; |
| 555 | sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2); |
| 556 | } |
| 557 | |
| 558 | /* Wait for 5ms */ |
| 559 | mdelay(5); |
| 560 | |
| 561 | /* 3.3V regulator output should be stable within 5 ms */ |
| 562 | if (IS_SD(mmc)) { |
| 563 | if (ctrl & SDHCI_CTRL_VDD_180) { |
| 564 | pr_err("3.3V regulator output did not become stable\n"); |
| 565 | return; |
| 566 | } |
| 567 | } |
| 568 | |
| 569 | break; |
| 570 | case MMC_SIGNAL_VOLTAGE_180: |
| 571 | #if CONFIG_IS_ENABLED(DM_REGULATOR) |
| 572 | if (mmc->vqmmc_supply) { |
| 573 | if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, false)) { |
| 574 | pr_err("failed to disable vqmmc-supply\n"); |
| 575 | return; |
| 576 | } |
| 577 | |
| 578 | if (regulator_set_value(mmc->vqmmc_supply, 1800000)) { |
| 579 | pr_err("failed to set vqmmc-voltage to 1.8V\n"); |
| 580 | return; |
| 581 | } |
| 582 | |
| 583 | if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, true)) { |
| 584 | pr_err("failed to enable vqmmc-supply\n"); |
| 585 | return; |
| 586 | } |
| 587 | } |
| 588 | #endif |
| 589 | if (IS_SD(mmc)) { |
| 590 | ctrl |= SDHCI_CTRL_VDD_180; |
| 591 | sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2); |
| 592 | } |
| 593 | |
| 594 | /* Wait for 5 ms */ |
| 595 | mdelay(5); |
| 596 | |
| 597 | /* 1.8V regulator output has to be stable within 5 ms */ |
| 598 | if (IS_SD(mmc)) { |
| 599 | if (!(ctrl & SDHCI_CTRL_VDD_180)) { |
| 600 | pr_err("1.8V regulator output did not become stable\n"); |
| 601 | return; |
| 602 | } |
| 603 | } |
| 604 | |
| 605 | break; |
| 606 | default: |
| 607 | /* No signal voltage switch required */ |
| 608 | return; |
| 609 | } |
| 610 | } |
| 611 | } |
| 612 | |
| 613 | void sdhci_set_control_reg(struct sdhci_host *host) |
| 614 | { |
| 615 | sdhci_set_voltage(host); |
| 616 | sdhci_set_uhs_timing(host); |
| 617 | } |
| 618 | |
Simon Glass | e7881d8 | 2017-07-29 11:35:31 -0600 | [diff] [blame] | 619 | #ifdef CONFIG_DM_MMC |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 620 | static int sdhci_set_ios(struct udevice *dev) |
| 621 | { |
| 622 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 623 | #else |
Jaehoon Chung | 07b0b9c | 2016-12-30 15:30:16 +0900 | [diff] [blame] | 624 | static int sdhci_set_ios(struct mmc *mmc) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 625 | { |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 626 | #endif |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 627 | u32 ctrl; |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 628 | struct sdhci_host *host = mmc->priv; |
Jagan Teki | f12341a | 2020-06-18 19:33:12 +0530 | [diff] [blame] | 629 | bool no_hispd_bit = false; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 630 | |
Masahiro Yamada | bf9c4d1 | 2017-01-13 11:51:51 +0900 | [diff] [blame] | 631 | if (host->ops && host->ops->set_control_reg) |
Jaehoon Chung | 62226b6 | 2016-12-30 15:30:18 +0900 | [diff] [blame] | 632 | host->ops->set_control_reg(host); |
Jaehoon Chung | 236bfec | 2012-04-23 02:36:26 +0000 | [diff] [blame] | 633 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 634 | if (mmc->clock != host->clock) |
| 635 | sdhci_set_clock(mmc, mmc->clock); |
| 636 | |
Siva Durga Prasad Paladugu | 2a2d7ef | 2018-04-19 12:37:04 +0530 | [diff] [blame] | 637 | if (mmc->clk_disable) |
| 638 | sdhci_set_clock(mmc, 0); |
| 639 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 640 | /* Set bus width */ |
| 641 | ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); |
| 642 | if (mmc->bus_width == 8) { |
| 643 | ctrl &= ~SDHCI_CTRL_4BITBUS; |
Jaehoon Chung | 113e5df | 2013-07-19 17:44:49 +0900 | [diff] [blame] | 644 | if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) || |
| 645 | (host->quirks & SDHCI_QUIRK_USE_WIDE8)) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 646 | ctrl |= SDHCI_CTRL_8BITBUS; |
| 647 | } else { |
Matt Reimer | f88a429 | 2015-02-19 11:22:53 -0700 | [diff] [blame] | 648 | if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) || |
| 649 | (host->quirks & SDHCI_QUIRK_USE_WIDE8)) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 650 | ctrl &= ~SDHCI_CTRL_8BITBUS; |
| 651 | if (mmc->bus_width == 4) |
| 652 | ctrl |= SDHCI_CTRL_4BITBUS; |
| 653 | else |
| 654 | ctrl &= ~SDHCI_CTRL_4BITBUS; |
| 655 | } |
| 656 | |
Hannes Schmelzer | 88a5712 | 2018-03-07 08:00:56 +0100 | [diff] [blame] | 657 | if ((host->quirks & SDHCI_QUIRK_NO_HISPD_BIT) || |
Jagan Teki | f12341a | 2020-06-18 19:33:12 +0530 | [diff] [blame] | 658 | (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE)) { |
Jaehoon Chung | 236bfec | 2012-04-23 02:36:26 +0000 | [diff] [blame] | 659 | ctrl &= ~SDHCI_CTRL_HISPD; |
Jagan Teki | f12341a | 2020-06-18 19:33:12 +0530 | [diff] [blame] | 660 | no_hispd_bit = true; |
| 661 | } |
| 662 | |
| 663 | if (!no_hispd_bit) { |
| 664 | if (mmc->selected_mode == MMC_HS || |
| 665 | mmc->selected_mode == SD_HS || |
| 666 | mmc->selected_mode == MMC_DDR_52 || |
| 667 | mmc->selected_mode == MMC_HS_200 || |
| 668 | mmc->selected_mode == MMC_HS_400 || |
| 669 | mmc->selected_mode == UHS_SDR25 || |
| 670 | mmc->selected_mode == UHS_SDR50 || |
| 671 | mmc->selected_mode == UHS_SDR104 || |
| 672 | mmc->selected_mode == UHS_DDR50) |
| 673 | ctrl |= SDHCI_CTRL_HISPD; |
| 674 | else |
| 675 | ctrl &= ~SDHCI_CTRL_HISPD; |
| 676 | } |
Jaehoon Chung | 236bfec | 2012-04-23 02:36:26 +0000 | [diff] [blame] | 677 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 678 | sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); |
Jaehoon Chung | 07b0b9c | 2016-12-30 15:30:16 +0900 | [diff] [blame] | 679 | |
Stefan Roese | 210841c | 2016-12-12 08:24:56 +0100 | [diff] [blame] | 680 | /* If available, call the driver specific "post" set_ios() function */ |
| 681 | if (host->ops && host->ops->set_ios_post) |
Faiz Abbas | a8185c5 | 2019-06-11 00:43:37 +0530 | [diff] [blame] | 682 | return host->ops->set_ios_post(host); |
Stefan Roese | 210841c | 2016-12-12 08:24:56 +0100 | [diff] [blame] | 683 | |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 684 | return 0; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 685 | } |
| 686 | |
Jeroen Hofstee | 6588c78 | 2014-10-08 22:57:43 +0200 | [diff] [blame] | 687 | static int sdhci_init(struct mmc *mmc) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 688 | { |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 689 | struct sdhci_host *host = mmc->priv; |
T Karthik Reddy | 451931e | 2019-06-25 13:39:03 +0200 | [diff] [blame] | 690 | #if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_GPIO) |
| 691 | struct udevice *dev = mmc->dev; |
| 692 | |
Baruch Siach | 58d65d5 | 2019-07-22 19:14:06 +0300 | [diff] [blame] | 693 | gpio_request_by_name(dev, "cd-gpios", 0, |
T Karthik Reddy | 451931e | 2019-06-25 13:39:03 +0200 | [diff] [blame] | 694 | &host->cd_gpio, GPIOD_IS_IN); |
| 695 | #endif |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 696 | |
Masahiro Yamada | 8d549b6 | 2016-08-25 16:07:34 +0900 | [diff] [blame] | 697 | sdhci_reset(host, SDHCI_RESET_ALL); |
| 698 | |
Masahiro Yamada | c8cc18b | 2020-02-14 16:40:21 +0900 | [diff] [blame] | 699 | #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER) |
| 700 | host->align_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER; |
Masahiro Yamada | f5df6aa | 2020-02-14 16:40:22 +0900 | [diff] [blame] | 701 | /* |
| 702 | * Always use this bounce-buffer when CONFIG_FIXED_SDHCI_ALIGNED_BUFFER |
| 703 | * is defined. |
| 704 | */ |
| 705 | host->force_align_buffer = true; |
Masahiro Yamada | c8cc18b | 2020-02-14 16:40:21 +0900 | [diff] [blame] | 706 | #else |
| 707 | if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) { |
| 708 | host->align_buffer = memalign(8, 512 * 1024); |
| 709 | if (!host->align_buffer) { |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 710 | printf("%s: Aligned buffer alloc failed!!!\n", |
| 711 | __func__); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 712 | return -ENOMEM; |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 713 | } |
| 714 | } |
Masahiro Yamada | c8cc18b | 2020-02-14 16:40:21 +0900 | [diff] [blame] | 715 | #endif |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 716 | |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 717 | sdhci_set_power(host, fls(mmc->cfg->voltages) - 1); |
Joe Hershberger | 470dcc7 | 2012-08-17 10:18:55 +0000 | [diff] [blame] | 718 | |
Masahiro Yamada | bf9c4d1 | 2017-01-13 11:51:51 +0900 | [diff] [blame] | 719 | if (host->ops && host->ops->get_cd) |
Jaehoon Chung | 6f88a3a | 2016-12-30 15:30:15 +0900 | [diff] [blame] | 720 | host->ops->get_cd(host); |
Joe Hershberger | 470dcc7 | 2012-08-17 10:18:55 +0000 | [diff] [blame] | 721 | |
Łukasz Majewski | ce0c1bc | 2013-01-11 05:08:54 +0000 | [diff] [blame] | 722 | /* Enable only interrupts served by the SD controller */ |
Darwin Rambo | 30e6d97 | 2013-12-19 15:13:25 -0800 | [diff] [blame] | 723 | sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK, |
| 724 | SDHCI_INT_ENABLE); |
Łukasz Majewski | ce0c1bc | 2013-01-11 05:08:54 +0000 | [diff] [blame] | 725 | /* Mask all sdhci interrupt sources */ |
| 726 | sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE); |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 727 | |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 728 | return 0; |
| 729 | } |
| 730 | |
Simon Glass | e7881d8 | 2017-07-29 11:35:31 -0600 | [diff] [blame] | 731 | #ifdef CONFIG_DM_MMC |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 732 | int sdhci_probe(struct udevice *dev) |
| 733 | { |
| 734 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 735 | |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 736 | return sdhci_init(mmc); |
| 737 | } |
| 738 | |
Faiz Abbas | cb88434 | 2020-02-26 13:44:31 +0530 | [diff] [blame] | 739 | static int sdhci_deferred_probe(struct udevice *dev) |
| 740 | { |
| 741 | int err; |
| 742 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 743 | struct sdhci_host *host = mmc->priv; |
| 744 | |
| 745 | if (host->ops && host->ops->deferred_probe) { |
| 746 | err = host->ops->deferred_probe(host); |
| 747 | if (err) |
| 748 | return err; |
| 749 | } |
| 750 | return 0; |
| 751 | } |
| 752 | |
Baruch Siach | 1b71695 | 2019-11-03 12:00:27 +0200 | [diff] [blame] | 753 | static int sdhci_get_cd(struct udevice *dev) |
T Karthik Reddy | da18c62 | 2019-06-25 13:39:04 +0200 | [diff] [blame] | 754 | { |
| 755 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 756 | struct sdhci_host *host = mmc->priv; |
| 757 | int value; |
| 758 | |
| 759 | /* If nonremovable, assume that the card is always present. */ |
| 760 | if (mmc->cfg->host_caps & MMC_CAP_NONREMOVABLE) |
| 761 | return 1; |
| 762 | /* If polling, assume that the card is always present. */ |
| 763 | if (mmc->cfg->host_caps & MMC_CAP_NEEDS_POLL) |
| 764 | return 1; |
| 765 | |
| 766 | #if CONFIG_IS_ENABLED(DM_GPIO) |
| 767 | value = dm_gpio_get_value(&host->cd_gpio); |
| 768 | if (value >= 0) { |
| 769 | if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH) |
| 770 | return !value; |
| 771 | else |
| 772 | return value; |
| 773 | } |
| 774 | #endif |
| 775 | value = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & |
| 776 | SDHCI_CARD_PRESENT); |
| 777 | if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH) |
| 778 | return !value; |
| 779 | else |
| 780 | return value; |
| 781 | } |
| 782 | |
Stephen Carlson | 40e6f52 | 2021-08-17 12:46:41 -0700 | [diff] [blame] | 783 | static int sdhci_wait_dat0(struct udevice *dev, int state, |
| 784 | int timeout_us) |
| 785 | { |
| 786 | int tmp; |
| 787 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 788 | struct sdhci_host *host = mmc->priv; |
| 789 | unsigned long timeout = timer_get_us() + timeout_us; |
| 790 | |
| 791 | // readx_poll_timeout is unsuitable because sdhci_readl accepts |
| 792 | // two arguments |
| 793 | do { |
| 794 | tmp = sdhci_readl(host, SDHCI_PRESENT_STATE); |
| 795 | if (!!(tmp & SDHCI_DATA_0_LVL_MASK) == !!state) |
| 796 | return 0; |
| 797 | } while (!timeout_us || !time_after(timer_get_us(), timeout)); |
| 798 | |
| 799 | return -ETIMEDOUT; |
| 800 | } |
| 801 | |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 802 | const struct dm_mmc_ops sdhci_ops = { |
| 803 | .send_cmd = sdhci_send_command, |
| 804 | .set_ios = sdhci_set_ios, |
T Karthik Reddy | da18c62 | 2019-06-25 13:39:04 +0200 | [diff] [blame] | 805 | .get_cd = sdhci_get_cd, |
Faiz Abbas | cb88434 | 2020-02-26 13:44:31 +0530 | [diff] [blame] | 806 | .deferred_probe = sdhci_deferred_probe, |
Siva Durga Prasad Paladugu | ca992e8 | 2018-04-19 12:37:07 +0530 | [diff] [blame] | 807 | #ifdef MMC_SUPPORTS_TUNING |
| 808 | .execute_tuning = sdhci_execute_tuning, |
| 809 | #endif |
Stephen Carlson | 40e6f52 | 2021-08-17 12:46:41 -0700 | [diff] [blame] | 810 | .wait_dat0 = sdhci_wait_dat0, |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 811 | }; |
| 812 | #else |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 813 | static const struct mmc_ops sdhci_ops = { |
| 814 | .send_cmd = sdhci_send_command, |
| 815 | .set_ios = sdhci_set_ios, |
| 816 | .init = sdhci_init, |
| 817 | }; |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 818 | #endif |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 819 | |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 820 | int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host, |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 821 | u32 f_max, u32 f_min) |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 822 | { |
Siva Durga Prasad Paladugu | b8e25ef | 2018-04-19 12:37:08 +0530 | [diff] [blame] | 823 | u32 caps, caps_1 = 0; |
Faiz Abbas | 3d29636 | 2019-06-11 00:43:34 +0530 | [diff] [blame] | 824 | #if CONFIG_IS_ENABLED(DM_MMC) |
T Karthik Reddy | cd45d6f | 2019-09-02 16:34:31 +0200 | [diff] [blame] | 825 | u64 dt_caps, dt_caps_mask; |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 826 | |
T Karthik Reddy | cd45d6f | 2019-09-02 16:34:31 +0200 | [diff] [blame] | 827 | dt_caps_mask = dev_read_u64_default(host->mmc->dev, |
| 828 | "sdhci-caps-mask", 0); |
| 829 | dt_caps = dev_read_u64_default(host->mmc->dev, |
| 830 | "sdhci-caps", 0); |
Michal Simek | b5a3387 | 2020-07-29 15:42:26 +0200 | [diff] [blame] | 831 | caps = ~lower_32_bits(dt_caps_mask) & |
T Karthik Reddy | cd45d6f | 2019-09-02 16:34:31 +0200 | [diff] [blame] | 832 | sdhci_readl(host, SDHCI_CAPABILITIES); |
Michal Simek | b5a3387 | 2020-07-29 15:42:26 +0200 | [diff] [blame] | 833 | caps |= lower_32_bits(dt_caps); |
Faiz Abbas | 3d29636 | 2019-06-11 00:43:34 +0530 | [diff] [blame] | 834 | #else |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 835 | caps = sdhci_readl(host, SDHCI_CAPABILITIES); |
Faiz Abbas | 3d29636 | 2019-06-11 00:43:34 +0530 | [diff] [blame] | 836 | #endif |
T Karthik Reddy | cd45d6f | 2019-09-02 16:34:31 +0200 | [diff] [blame] | 837 | debug("%s, caps: 0x%x\n", __func__, caps); |
Masahiro Yamada | 15bd099 | 2016-08-25 16:07:37 +0900 | [diff] [blame] | 838 | |
Masahiro Yamada | 45a68fe | 2016-12-07 22:10:29 +0900 | [diff] [blame] | 839 | #ifdef CONFIG_MMC_SDHCI_SDMA |
Jaehoon Chung | fabb3a4 | 2020-03-27 13:08:01 +0900 | [diff] [blame] | 840 | if ((caps & SDHCI_CAN_DO_SDMA)) { |
| 841 | host->flags |= USE_SDMA; |
| 842 | } else { |
Matthias Brugger | 7acdc9a | 2020-05-12 12:02:06 +0200 | [diff] [blame] | 843 | debug("%s: Your controller doesn't support SDMA!!\n", |
| 844 | __func__); |
Masahiro Yamada | 15bd099 | 2016-08-25 16:07:37 +0900 | [diff] [blame] | 845 | } |
| 846 | #endif |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 847 | #if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA) |
| 848 | if (!(caps & SDHCI_CAN_DO_ADMA2)) { |
| 849 | printf("%s: Your controller doesn't support SDMA!!\n", |
| 850 | __func__); |
| 851 | return -EINVAL; |
| 852 | } |
Michael Walle | 4d6a773 | 2020-09-23 12:42:51 +0200 | [diff] [blame] | 853 | host->adma_desc_table = sdhci_adma_init(); |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 854 | host->adma_addr = (dma_addr_t)host->adma_desc_table; |
Michael Walle | 4d6a773 | 2020-09-23 12:42:51 +0200 | [diff] [blame] | 855 | |
Faiz Abbas | 37cb626 | 2019-04-16 23:06:58 +0530 | [diff] [blame] | 856 | #ifdef CONFIG_DMA_ADDR_T_64BIT |
| 857 | host->flags |= USE_ADMA64; |
| 858 | #else |
| 859 | host->flags |= USE_ADMA; |
| 860 | #endif |
| 861 | #endif |
Jaehoon Chung | 895549a | 2016-09-26 08:10:01 +0900 | [diff] [blame] | 862 | if (host->quirks & SDHCI_QUIRK_REG32_RW) |
| 863 | host->version = |
| 864 | sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16; |
| 865 | else |
| 866 | host->version = sdhci_readw(host, SDHCI_HOST_VERSION); |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 867 | |
| 868 | cfg->name = host->name; |
Simon Glass | e7881d8 | 2017-07-29 11:35:31 -0600 | [diff] [blame] | 869 | #ifndef CONFIG_DM_MMC |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 870 | cfg->ops = &sdhci_ops; |
| 871 | #endif |
Wenyou Yang | 0e0dcc1 | 2017-04-26 09:32:30 +0800 | [diff] [blame] | 872 | |
| 873 | /* Check whether the clock multiplier is supported or not */ |
| 874 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { |
Faiz Abbas | 3d29636 | 2019-06-11 00:43:34 +0530 | [diff] [blame] | 875 | #if CONFIG_IS_ENABLED(DM_MMC) |
Michal Simek | b5a3387 | 2020-07-29 15:42:26 +0200 | [diff] [blame] | 876 | caps_1 = ~upper_32_bits(dt_caps_mask) & |
T Karthik Reddy | cd45d6f | 2019-09-02 16:34:31 +0200 | [diff] [blame] | 877 | sdhci_readl(host, SDHCI_CAPABILITIES_1); |
Michal Simek | b5a3387 | 2020-07-29 15:42:26 +0200 | [diff] [blame] | 878 | caps_1 |= upper_32_bits(dt_caps); |
Faiz Abbas | 3d29636 | 2019-06-11 00:43:34 +0530 | [diff] [blame] | 879 | #else |
Wenyou Yang | 0e0dcc1 | 2017-04-26 09:32:30 +0800 | [diff] [blame] | 880 | caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1); |
Faiz Abbas | 3d29636 | 2019-06-11 00:43:34 +0530 | [diff] [blame] | 881 | #endif |
T Karthik Reddy | cd45d6f | 2019-09-02 16:34:31 +0200 | [diff] [blame] | 882 | debug("%s, caps_1: 0x%x\n", __func__, caps_1); |
Wenyou Yang | 0e0dcc1 | 2017-04-26 09:32:30 +0800 | [diff] [blame] | 883 | host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >> |
| 884 | SDHCI_CLOCK_MUL_SHIFT; |
| 885 | } |
| 886 | |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 887 | if (host->max_clk == 0) { |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 888 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 889 | host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >> |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 890 | SDHCI_CLOCK_BASE_SHIFT; |
| 891 | else |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 892 | host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >> |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 893 | SDHCI_CLOCK_BASE_SHIFT; |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 894 | host->max_clk *= 1000000; |
Wenyou Yang | 0e0dcc1 | 2017-04-26 09:32:30 +0800 | [diff] [blame] | 895 | if (host->clk_mul) |
| 896 | host->max_clk *= host->clk_mul; |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 897 | } |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 898 | if (host->max_clk == 0) { |
Masahiro Yamada | 6c67954 | 2016-08-25 16:07:35 +0900 | [diff] [blame] | 899 | printf("%s: Hardware doesn't specify base clock frequency\n", |
| 900 | __func__); |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 901 | return -EINVAL; |
Masahiro Yamada | 6c67954 | 2016-08-25 16:07:35 +0900 | [diff] [blame] | 902 | } |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 903 | if (f_max && (f_max < host->max_clk)) |
| 904 | cfg->f_max = f_max; |
| 905 | else |
| 906 | cfg->f_max = host->max_clk; |
| 907 | if (f_min) |
| 908 | cfg->f_min = f_min; |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 909 | else { |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 910 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 911 | cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300; |
| 912 | else |
| 913 | cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200; |
| 914 | } |
| 915 | cfg->voltages = 0; |
| 916 | if (caps & SDHCI_CAN_VDD_330) |
| 917 | cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34; |
| 918 | if (caps & SDHCI_CAN_VDD_300) |
| 919 | cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31; |
| 920 | if (caps & SDHCI_CAN_VDD_180) |
| 921 | cfg->voltages |= MMC_VDD_165_195; |
| 922 | |
Masahiro Yamada | 3137e64 | 2016-08-25 16:07:36 +0900 | [diff] [blame] | 923 | if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE) |
| 924 | cfg->voltages |= host->voltages; |
| 925 | |
Faiz Abbas | 620bb46 | 2020-07-23 09:42:19 +0530 | [diff] [blame] | 926 | if (caps & SDHCI_CAN_DO_HISPD) |
| 927 | cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz; |
| 928 | |
| 929 | cfg->host_caps |= MMC_MODE_4BIT; |
Jaehoon Chung | 3fd0a9b | 2016-12-30 15:30:21 +0900 | [diff] [blame] | 930 | |
| 931 | /* Since Host Controller Version3.0 */ |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 932 | if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) { |
Jaehoon Chung | ecd7b24 | 2016-12-30 15:30:11 +0900 | [diff] [blame] | 933 | if (!(caps & SDHCI_CAN_DO_8BIT)) |
| 934 | cfg->host_caps &= ~MMC_MODE_8BIT; |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 935 | } |
| 936 | |
Hannes Schmelzer | 88a5712 | 2018-03-07 08:00:56 +0100 | [diff] [blame] | 937 | if (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE) { |
| 938 | cfg->host_caps &= ~MMC_MODE_HS; |
| 939 | cfg->host_caps &= ~MMC_MODE_HS_52MHz; |
| 940 | } |
| 941 | |
Ashok Reddy Soma | 7a49a16 | 2020-10-23 04:58:57 -0600 | [diff] [blame] | 942 | if (!(cfg->voltages & MMC_VDD_165_195) || |
| 943 | (host->quirks & SDHCI_QUIRK_NO_1_8_V)) |
Siva Durga Prasad Paladugu | b8e25ef | 2018-04-19 12:37:08 +0530 | [diff] [blame] | 944 | caps_1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 | |
| 945 | SDHCI_SUPPORT_DDR50); |
| 946 | |
| 947 | if (caps_1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 | |
| 948 | SDHCI_SUPPORT_DDR50)) |
| 949 | cfg->host_caps |= MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25); |
| 950 | |
| 951 | if (caps_1 & SDHCI_SUPPORT_SDR104) { |
| 952 | cfg->host_caps |= MMC_CAP(UHS_SDR104) | MMC_CAP(UHS_SDR50); |
| 953 | /* |
| 954 | * SD3.0: SDR104 is supported so (for eMMC) the caps2 |
| 955 | * field can be promoted to support HS200. |
| 956 | */ |
| 957 | cfg->host_caps |= MMC_CAP(MMC_HS_200); |
| 958 | } else if (caps_1 & SDHCI_SUPPORT_SDR50) { |
| 959 | cfg->host_caps |= MMC_CAP(UHS_SDR50); |
| 960 | } |
| 961 | |
| 962 | if (caps_1 & SDHCI_SUPPORT_DDR50) |
| 963 | cfg->host_caps |= MMC_CAP(UHS_DDR50); |
| 964 | |
Jaehoon Chung | 14bed52 | 2016-07-26 19:06:24 +0900 | [diff] [blame] | 965 | if (host->host_caps) |
| 966 | cfg->host_caps |= host->host_caps; |
Simon Glass | 2a80909 | 2016-06-12 23:30:27 -0600 | [diff] [blame] | 967 | |
| 968 | cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; |
| 969 | |
| 970 | return 0; |
| 971 | } |
| 972 | |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 973 | #ifdef CONFIG_BLK |
| 974 | int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg) |
| 975 | { |
| 976 | return mmc_bind(dev, mmc, cfg); |
| 977 | } |
| 978 | #else |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 979 | int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min) |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 980 | { |
Masahiro Yamada | 6c67954 | 2016-08-25 16:07:35 +0900 | [diff] [blame] | 981 | int ret; |
| 982 | |
Stefan Herbrechtsmeier | 6d0e34b | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 983 | ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min); |
Masahiro Yamada | 6c67954 | 2016-08-25 16:07:35 +0900 | [diff] [blame] | 984 | if (ret) |
| 985 | return ret; |
Jaehoon Chung | 236bfec | 2012-04-23 02:36:26 +0000 | [diff] [blame] | 986 | |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 987 | host->mmc = mmc_create(&host->cfg, host); |
| 988 | if (host->mmc == NULL) { |
| 989 | printf("%s: mmc create fail!\n", __func__); |
Jaehoon Chung | 2cb5d67 | 2016-09-26 08:10:02 +0900 | [diff] [blame] | 990 | return -ENOMEM; |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 991 | } |
Lei Wen | af62a55 | 2011-06-28 21:50:06 +0000 | [diff] [blame] | 992 | |
| 993 | return 0; |
| 994 | } |
Simon Glass | ef1e4ed | 2016-06-12 23:30:28 -0600 | [diff] [blame] | 995 | #endif |