blob: af94bcfdf44918c26817e24b19a1bf042c657666 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk5d3207d2002-08-21 22:08:56 +00002/*
Wolfgang Denk5b5eb9c2008-03-26 15:38:47 +01003 * (C) Copyright 2001-2008
Biwen Li3bebb4f2020-05-01 20:03:56 +08004 * Copyright 2020 NXP
wdenk5d3207d2002-08-21 22:08:56 +00005 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 * Keith Outwater, keith_outwater@mvis.com`
wdenk5d3207d2002-08-21 22:08:56 +00007 */
8
9/*
10 * Date & Time support (no alarms) for Dallas Semiconductor (now Maxim)
11 * DS1337 Real Time Clock (RTC).
12 */
13
14#include <common.h>
15#include <command.h>
Biwen Li3bebb4f2020-05-01 20:03:56 +080016#include <dm.h>
wdenk5d3207d2002-08-21 22:08:56 +000017#include <rtc.h>
18#include <i2c.h>
19
wdenk5d3207d2002-08-21 22:08:56 +000020/*
21 * RTC register addresses
22 */
Kenth Eriksson8fde2f32012-07-12 19:59:44 +000023#if defined CONFIG_RTC_DS1337
wdenk5d3207d2002-08-21 22:08:56 +000024#define RTC_SEC_REG_ADDR 0x0
25#define RTC_MIN_REG_ADDR 0x1
26#define RTC_HR_REG_ADDR 0x2
27#define RTC_DAY_REG_ADDR 0x3
28#define RTC_DATE_REG_ADDR 0x4
29#define RTC_MON_REG_ADDR 0x5
30#define RTC_YR_REG_ADDR 0x6
31#define RTC_CTL_REG_ADDR 0x0e
32#define RTC_STAT_REG_ADDR 0x0f
Werner Pfisterb0078c82009-09-21 14:49:55 +020033#define RTC_TC_REG_ADDR 0x10
Kenth Eriksson8fde2f32012-07-12 19:59:44 +000034#elif defined CONFIG_RTC_DS1388
35#define RTC_SEC_REG_ADDR 0x1
36#define RTC_MIN_REG_ADDR 0x2
37#define RTC_HR_REG_ADDR 0x3
38#define RTC_DAY_REG_ADDR 0x4
39#define RTC_DATE_REG_ADDR 0x5
40#define RTC_MON_REG_ADDR 0x6
41#define RTC_YR_REG_ADDR 0x7
42#define RTC_CTL_REG_ADDR 0x0c
43#define RTC_STAT_REG_ADDR 0x0b
44#define RTC_TC_REG_ADDR 0x0a
45#endif
wdenk5d3207d2002-08-21 22:08:56 +000046
47/*
48 * RTC control register bits
49 */
Wolfgang Denk5b5eb9c2008-03-26 15:38:47 +010050#define RTC_CTL_BIT_A1IE 0x1 /* Alarm 1 interrupt enable */
51#define RTC_CTL_BIT_A2IE 0x2 /* Alarm 2 interrupt enable */
52#define RTC_CTL_BIT_INTCN 0x4 /* Interrupt control */
53#define RTC_CTL_BIT_RS1 0x8 /* Rate select 1 */
54#define RTC_CTL_BIT_RS2 0x10 /* Rate select 2 */
55#define RTC_CTL_BIT_DOSC 0x80 /* Disable Oscillator */
wdenk5d3207d2002-08-21 22:08:56 +000056
57/*
58 * RTC status register bits
59 */
Wolfgang Denk5b5eb9c2008-03-26 15:38:47 +010060#define RTC_STAT_BIT_A1F 0x1 /* Alarm 1 flag */
61#define RTC_STAT_BIT_A2F 0x2 /* Alarm 2 flag */
62#define RTC_STAT_BIT_OSF 0x80 /* Oscillator stop flag */
wdenk5d3207d2002-08-21 22:08:56 +000063
64
Biwen Li3bebb4f2020-05-01 20:03:56 +080065#if !CONFIG_IS_ENABLED(DM_RTC)
wdenk5d3207d2002-08-21 22:08:56 +000066static uchar rtc_read (uchar reg);
67static void rtc_write (uchar reg, uchar val);
wdenk5d3207d2002-08-21 22:08:56 +000068
69/*
70 * Get the current time from the RTC
71 */
Yuri Tikhonovb73a19e2008-03-20 17:56:04 +030072int rtc_get (struct rtc_time *tmp)
wdenk5d3207d2002-08-21 22:08:56 +000073{
Yuri Tikhonovb73a19e2008-03-20 17:56:04 +030074 int rel = 0;
wdenk5d3207d2002-08-21 22:08:56 +000075 uchar sec, min, hour, mday, wday, mon_cent, year, control, status;
76
77 control = rtc_read (RTC_CTL_REG_ADDR);
78 status = rtc_read (RTC_STAT_REG_ADDR);
79 sec = rtc_read (RTC_SEC_REG_ADDR);
80 min = rtc_read (RTC_MIN_REG_ADDR);
81 hour = rtc_read (RTC_HR_REG_ADDR);
82 wday = rtc_read (RTC_DAY_REG_ADDR);
83 mday = rtc_read (RTC_DATE_REG_ADDR);
84 mon_cent = rtc_read (RTC_MON_REG_ADDR);
85 year = rtc_read (RTC_YR_REG_ADDR);
86
Kenth Eriksson8fde2f32012-07-12 19:59:44 +000087 /* No century bit, assume year 2000 */
88#ifdef CONFIG_RTC_DS1388
89 mon_cent |= 0x80;
90#endif
91
Wolfgang Denk88b25332011-10-29 09:39:11 +000092 debug("Get RTC year: %02x mon/cent: %02x mday: %02x wday: %02x "
wdenk5d3207d2002-08-21 22:08:56 +000093 "hr: %02x min: %02x sec: %02x control: %02x status: %02x\n",
94 year, mon_cent, mday, wday, hour, min, sec, control, status);
95
96 if (status & RTC_STAT_BIT_OSF) {
97 printf ("### Warning: RTC oscillator has stopped\n");
98 /* clear the OSF flag */
99 rtc_write (RTC_STAT_REG_ADDR,
100 rtc_read (RTC_STAT_REG_ADDR) & ~RTC_STAT_BIT_OSF);
Yuri Tikhonovb73a19e2008-03-20 17:56:04 +0300101 rel = -1;
wdenk5d3207d2002-08-21 22:08:56 +0000102 }
103
104 tmp->tm_sec = bcd2bin (sec & 0x7F);
105 tmp->tm_min = bcd2bin (min & 0x7F);
106 tmp->tm_hour = bcd2bin (hour & 0x3F);
107 tmp->tm_mday = bcd2bin (mday & 0x3F);
108 tmp->tm_mon = bcd2bin (mon_cent & 0x1F);
109 tmp->tm_year = bcd2bin (year) + ((mon_cent & 0x80) ? 2000 : 1900);
110 tmp->tm_wday = bcd2bin ((wday - 1) & 0x07);
111 tmp->tm_yday = 0;
112 tmp->tm_isdst= 0;
113
Wolfgang Denk88b25332011-10-29 09:39:11 +0000114 debug("Get DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n",
wdenk5d3207d2002-08-21 22:08:56 +0000115 tmp->tm_year, tmp->tm_mon, tmp->tm_mday, tmp->tm_wday,
116 tmp->tm_hour, tmp->tm_min, tmp->tm_sec);
Yuri Tikhonovb73a19e2008-03-20 17:56:04 +0300117
118 return rel;
wdenk5d3207d2002-08-21 22:08:56 +0000119}
120
121
122/*
123 * Set the RTC
124 */
Jean-Christophe PLAGNIOL-VILLARDd1e23192008-09-01 23:06:23 +0200125int rtc_set (struct rtc_time *tmp)
wdenk5d3207d2002-08-21 22:08:56 +0000126{
127 uchar century;
128
Wolfgang Denk88b25332011-10-29 09:39:11 +0000129 debug("Set DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n",
wdenk5d3207d2002-08-21 22:08:56 +0000130 tmp->tm_year, tmp->tm_mon, tmp->tm_mday, tmp->tm_wday,
131 tmp->tm_hour, tmp->tm_min, tmp->tm_sec);
132
133 rtc_write (RTC_YR_REG_ADDR, bin2bcd (tmp->tm_year % 100));
134
135 century = (tmp->tm_year >= 2000) ? 0x80 : 0;
136 rtc_write (RTC_MON_REG_ADDR, bin2bcd (tmp->tm_mon) | century);
137
138 rtc_write (RTC_DAY_REG_ADDR, bin2bcd (tmp->tm_wday + 1));
139 rtc_write (RTC_DATE_REG_ADDR, bin2bcd (tmp->tm_mday));
140 rtc_write (RTC_HR_REG_ADDR, bin2bcd (tmp->tm_hour));
141 rtc_write (RTC_MIN_REG_ADDR, bin2bcd (tmp->tm_min));
142 rtc_write (RTC_SEC_REG_ADDR, bin2bcd (tmp->tm_sec));
Jean-Christophe PLAGNIOL-VILLARDd1e23192008-09-01 23:06:23 +0200143
144 return 0;
wdenk5d3207d2002-08-21 22:08:56 +0000145}
146
147
148/*
149 * Reset the RTC. We also enable the oscillator output on the
150 * SQW/INTB* pin and program it for 32,768 Hz output. Note that
151 * according to the datasheet, turning on the square wave output
152 * increases the current drain on the backup battery from about
Chris Packham2bd3cab2017-05-30 12:03:33 +1200153 * 600 nA to 2uA. Define CONFIG_RTC_DS1337_NOOSC if you wish to turn
Joakim Tjernlundda8808d2008-03-26 13:02:13 +0100154 * off the OSC output.
wdenk5d3207d2002-08-21 22:08:56 +0000155 */
Kenth Eriksson8fde2f32012-07-12 19:59:44 +0000156
Chris Packham2bd3cab2017-05-30 12:03:33 +1200157#ifdef CONFIG_RTC_DS1337_NOOSC
Joakim Tjernlundda8808d2008-03-26 13:02:13 +0100158 #define RTC_DS1337_RESET_VAL \
Wolfgang Denk5b5eb9c2008-03-26 15:38:47 +0100159 (RTC_CTL_BIT_INTCN | RTC_CTL_BIT_RS1 | RTC_CTL_BIT_RS2)
Joakim Tjernlundda8808d2008-03-26 13:02:13 +0100160#else
161 #define RTC_DS1337_RESET_VAL (RTC_CTL_BIT_RS1 | RTC_CTL_BIT_RS2)
162#endif
wdenk5d3207d2002-08-21 22:08:56 +0000163void rtc_reset (void)
164{
Chris Packham2bd3cab2017-05-30 12:03:33 +1200165#ifdef CONFIG_RTC_DS1337
Joakim Tjernlundda8808d2008-03-26 13:02:13 +0100166 rtc_write (RTC_CTL_REG_ADDR, RTC_DS1337_RESET_VAL);
Chris Packham2bd3cab2017-05-30 12:03:33 +1200167#elif defined CONFIG_RTC_DS1388
Kenth Eriksson8fde2f32012-07-12 19:59:44 +0000168 rtc_write(RTC_CTL_REG_ADDR, 0x0); /* hw default */
169#endif
Chris Packham2bd3cab2017-05-30 12:03:33 +1200170#ifdef CONFIG_RTC_DS1339_TCR_VAL
171 rtc_write (RTC_TC_REG_ADDR, CONFIG_RTC_DS1339_TCR_VAL);
Werner Pfisterb0078c82009-09-21 14:49:55 +0200172#endif
Chris Packham2bd3cab2017-05-30 12:03:33 +1200173#ifdef CONFIG_RTC_DS1388_TCR_VAL
174 rtc_write(RTC_TC_REG_ADDR, CONFIG_RTC_DS1388_TCR_VAL);
Kenth Eriksson8fde2f32012-07-12 19:59:44 +0000175#endif
wdenk5d3207d2002-08-21 22:08:56 +0000176}
177
178
179/*
180 * Helper functions
181 */
182
183static
184uchar rtc_read (uchar reg)
185{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186 return (i2c_reg_read (CONFIG_SYS_I2C_RTC_ADDR, reg));
wdenk5d3207d2002-08-21 22:08:56 +0000187}
188
189
190static void rtc_write (uchar reg, uchar val)
191{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192 i2c_reg_write (CONFIG_SYS_I2C_RTC_ADDR, reg, val);
wdenk5d3207d2002-08-21 22:08:56 +0000193}
Biwen Li3bebb4f2020-05-01 20:03:56 +0800194#else
195static uchar rtc_read(struct udevice *dev, uchar reg)
196{
197 return dm_i2c_reg_read(dev, reg);
198}
199
200static void rtc_write(struct udevice *dev, uchar reg, uchar val)
201{
202 dm_i2c_reg_write(dev, reg, val);
203}
204
205static int ds1337_rtc_get(struct udevice *dev, struct rtc_time *tmp)
206{
207 int rel = 0;
208 uchar sec, min, hour, mday, wday, mon_cent, year, control, status;
209
210 control = rtc_read(dev, RTC_CTL_REG_ADDR);
211 status = rtc_read(dev, RTC_STAT_REG_ADDR);
212 sec = rtc_read(dev, RTC_SEC_REG_ADDR);
213 min = rtc_read(dev, RTC_MIN_REG_ADDR);
214 hour = rtc_read(dev, RTC_HR_REG_ADDR);
215 wday = rtc_read(dev, RTC_DAY_REG_ADDR);
216 mday = rtc_read(dev, RTC_DATE_REG_ADDR);
217 mon_cent = rtc_read(dev, RTC_MON_REG_ADDR);
218 year = rtc_read(dev, RTC_YR_REG_ADDR);
219
220 /* No century bit, assume year 2000 */
221#ifdef CONFIG_RTC_DS1388
222 mon_cent |= 0x80;
223#endif
224
225 debug("Get RTC year: %02x mon/cent: %02x mday: %02x wday: %02x\n",
226 year, mon_cent, mday, wday);
227 debug("hr: %02x min: %02x sec: %02x control: %02x status: %02x\n",
228 hour, min, sec, control, status);
229
230 if (status & RTC_STAT_BIT_OSF) {
231 printf("### Warning: RTC oscillator has stopped\n");
232 /* clear the OSF flag */
233 rtc_write(dev, RTC_STAT_REG_ADDR,
234 rtc_read(dev, RTC_STAT_REG_ADDR) & ~RTC_STAT_BIT_OSF);
235 rel = -1;
236 }
237
238 tmp->tm_sec = bcd2bin(sec & 0x7F);
239 tmp->tm_min = bcd2bin(min & 0x7F);
240 tmp->tm_hour = bcd2bin(hour & 0x3F);
241 tmp->tm_mday = bcd2bin(mday & 0x3F);
242 tmp->tm_mon = bcd2bin(mon_cent & 0x1F);
243 tmp->tm_year = bcd2bin(year) + ((mon_cent & 0x80) ? 2000 : 1900);
244 tmp->tm_wday = bcd2bin((wday - 1) & 0x07);
245 tmp->tm_yday = 0;
246 tmp->tm_isdst = 0;
247
248 debug("Get DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n",
249 tmp->tm_year, tmp->tm_mon, tmp->tm_mday, tmp->tm_wday,
250 tmp->tm_hour, tmp->tm_min, tmp->tm_sec);
251
252 return rel;
253}
254
255static int ds1337_rtc_set(struct udevice *dev, const struct rtc_time *tmp)
256{
257 uchar century;
258
259 debug("Set DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n",
260 tmp->tm_year, tmp->tm_mon, tmp->tm_mday, tmp->tm_wday,
261 tmp->tm_hour, tmp->tm_min, tmp->tm_sec);
262
263 rtc_write(dev, RTC_YR_REG_ADDR, bin2bcd(tmp->tm_year % 100));
264
265 century = (tmp->tm_year >= 2000) ? 0x80 : 0;
266 rtc_write(dev, RTC_MON_REG_ADDR, bin2bcd(tmp->tm_mon) | century);
267
268 rtc_write(dev, RTC_DAY_REG_ADDR, bin2bcd(tmp->tm_wday + 1));
269 rtc_write(dev, RTC_DATE_REG_ADDR, bin2bcd(tmp->tm_mday));
270 rtc_write(dev, RTC_HR_REG_ADDR, bin2bcd(tmp->tm_hour));
271 rtc_write(dev, RTC_MIN_REG_ADDR, bin2bcd(tmp->tm_min));
272 rtc_write(dev, RTC_SEC_REG_ADDR, bin2bcd(tmp->tm_sec));
273
274 return 0;
275}
276
277#ifdef CONFIG_RTC_DS1337_NOOSC
278 #define RTC_DS1337_RESET_VAL \
279 (RTC_CTL_BIT_INTCN | RTC_CTL_BIT_RS1 | RTC_CTL_BIT_RS2)
280#else
281 #define RTC_DS1337_RESET_VAL (RTC_CTL_BIT_RS1 | RTC_CTL_BIT_RS2)
282#endif
283static int ds1337_rtc_reset(struct udevice *dev)
284{
285#ifdef CONFIG_RTC_DS1337
286 rtc_write(dev, RTC_CTL_REG_ADDR, RTC_DS1337_RESET_VAL);
287#elif defined CONFIG_RTC_DS1388
288 rtc_write(dev, RTC_CTL_REG_ADDR, 0x0); /* hw default */
289#endif
290#ifdef CONFIG_RTC_DS1339_TCR_VAL
291 rtc_write(dev, RTC_TC_REG_ADDR, CONFIG_RTC_DS1339_TCR_VAL);
292#endif
293#ifdef CONFIG_RTC_DS1388_TCR_VAL
294 rtc_write(dev, RTC_TC_REG_ADDR, CONFIG_RTC_DS1388_TCR_VAL);
295#endif
296 return 0;
297}
298
299static const struct rtc_ops ds1337_rtc_ops = {
300 .get = ds1337_rtc_get,
301 .set = ds1337_rtc_set,
302 .reset = ds1337_rtc_reset,
303};
304
305static const struct udevice_id ds1337_rtc_ids[] = {
306 { .compatible = "ds1337" },
307 { .compatible = "ds1338" },
308 { .compatible = "ds1338" },
309 { }
310};
311
312U_BOOT_DRIVER(rtc_ds1337) = {
313 .name = "rtc-ds1337",
314 .id = UCLASS_RTC,
315 .of_match = ds1337_rtc_ids,
316 .ops = &ds1337_rtc_ops,
317};
318#endif