blob: 842a44384bf1d746cee37845496db7fd3c3f79a9 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Alex Zuepke <azu@sysgo.de>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenkcd0a9de2004-02-23 20:48:38 +000020 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkc6097192002-11-03 00:24:07 +000021 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <clps7111.h>
wdenkc6097192002-11-03 00:24:07 +000031#include <asm/proc-armv/ptrace.h>
wdenk39539882004-07-01 16:30:44 +000032#include <asm/hardware.h>
wdenkc6097192002-11-03 00:24:07 +000033
34extern void reset_cpu(ulong addr);
35
wdenk2d1a5372004-02-23 19:30:57 +000036#ifndef CONFIG_NETARM
wdenkc6097192002-11-03 00:24:07 +000037/* we always count down the max. */
38#define TIMER_LOAD_VAL 0xffff
wdenkc6097192002-11-03 00:24:07 +000039/* macro to read the 16 bit timer */
40#define READ_TIMER (IO_TC1D & 0xffff)
wdenk2d1a5372004-02-23 19:30:57 +000041#else
42#define IRQEN (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_INTR_ENABLE))
wdenkcd0a9de2004-02-23 20:48:38 +000043#define TM2CTRL (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_TIMER2_CONTROL))
44#define TM2STAT (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_TIMER2_STATUS))
wdenk2d1a5372004-02-23 19:30:57 +000045#define TIMER_LOAD_VAL NETARM_GEN_TSTAT_CTC_MASK
46#define READ_TIMER (TM2STAT & NETARM_GEN_TSTAT_CTC_MASK)
47#endif
wdenkc6097192002-11-03 00:24:07 +000048
wdenka1f4a3d2004-07-11 22:19:26 +000049#ifdef CONFIG_S3C4510B
50/* require interrupts for the S3C4510B */
51# ifndef CONFIG_USE_IRQ
52# error CONFIG_USE_IRQ _must_ be defined when using CONFIG_S3C4510B
53# else
54static struct _irq_handler IRQ_HANDLER[N_IRQS];
55# endif
56#endif /* CONFIG_S3C4510B */
57
wdenkc6097192002-11-03 00:24:07 +000058#ifdef CONFIG_USE_IRQ
59/* enable IRQ/FIQ interrupts */
60void enable_interrupts (void)
61{
62 unsigned long temp;
63 __asm__ __volatile__("mrs %0, cpsr\n"
64 "bic %0, %0, #0x80\n"
65 "msr cpsr_c, %0"
66 : "=r" (temp)
67 :
68 : "memory");
69}
70
71
72/*
73 * disable IRQ/FIQ interrupts
74 * returns true if interrupts had been enabled before we disabled them
75 */
76int disable_interrupts (void)
77{
78 unsigned long old,temp;
79 __asm__ __volatile__("mrs %0, cpsr\n"
80 "orr %1, %0, #0x80\n"
81 "msr cpsr_c, %1"
82 : "=r" (old), "=r" (temp)
83 :
84 : "memory");
85 return (old & 0x80) == 0;
86}
wdenka1f4a3d2004-07-11 22:19:26 +000087#else /* CONFIG_USE_IRQ */
wdenkc6097192002-11-03 00:24:07 +000088void enable_interrupts (void)
89{
90 return;
91}
92int disable_interrupts (void)
93{
94 return 0;
95}
96#endif
97
wdenkc6097192002-11-03 00:24:07 +000098void bad_mode (void)
99{
100 panic ("Resetting CPU ...\n");
101 reset_cpu (0);
102}
103
104void show_regs (struct pt_regs *regs)
105{
106 unsigned long flags;
107 const char *processor_modes[] =
wdenk8bde7f72003-06-27 21:31:46 +0000108 { "USER_26", "FIQ_26", "IRQ_26", "SVC_26", "UK4_26", "UK5_26",
wdenkc6097192002-11-03 00:24:07 +0000109"UK6_26", "UK7_26",
110 "UK8_26", "UK9_26", "UK10_26", "UK11_26", "UK12_26", "UK13_26",
111 "UK14_26", "UK15_26",
112 "USER_32", "FIQ_32", "IRQ_32", "SVC_32", "UK4_32", "UK5_32",
113 "UK6_32", "ABT_32",
114 "UK8_32", "UK9_32", "UK10_32", "UND_32", "UK12_32", "UK13_32",
115 "UK14_32", "SYS_32"
116 };
117
118 flags = condition_codes (regs);
119
wdenkcd0a9de2004-02-23 20:48:38 +0000120 printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
121 "sp : %08lx ip : %08lx fp : %08lx\n",
wdenkc6097192002-11-03 00:24:07 +0000122 instruction_pointer (regs),
123 regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
wdenkcd0a9de2004-02-23 20:48:38 +0000124 printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
wdenkc6097192002-11-03 00:24:07 +0000125 regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
wdenkcd0a9de2004-02-23 20:48:38 +0000126 printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
wdenkc6097192002-11-03 00:24:07 +0000127 regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
wdenkcd0a9de2004-02-23 20:48:38 +0000128 printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
wdenkc6097192002-11-03 00:24:07 +0000129 regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
130 printf ("Flags: %c%c%c%c",
131 flags & CC_N_BIT ? 'N' : 'n',
132 flags & CC_Z_BIT ? 'Z' : 'z',
133 flags & CC_C_BIT ? 'C' : 'c', flags & CC_V_BIT ? 'V' : 'v');
134 printf (" IRQs %s FIQs %s Mode %s%s\n",
135 interrupts_enabled (regs) ? "on" : "off",
136 fast_interrupts_enabled (regs) ? "on" : "off",
137 processor_modes[processor_mode (regs)],
138 thumb_mode (regs) ? " (T)" : "");
139}
140
141void do_undefined_instruction (struct pt_regs *pt_regs)
142{
143 printf ("undefined instruction\n");
144 show_regs (pt_regs);
145 bad_mode ();
146}
147
148void do_software_interrupt (struct pt_regs *pt_regs)
149{
150 printf ("software interrupt\n");
151 show_regs (pt_regs);
152 bad_mode ();
153}
154
155void do_prefetch_abort (struct pt_regs *pt_regs)
156{
157 printf ("prefetch abort\n");
158 show_regs (pt_regs);
159 bad_mode ();
160}
161
162void do_data_abort (struct pt_regs *pt_regs)
163{
164 printf ("data abort\n");
165 show_regs (pt_regs);
166 bad_mode ();
167}
168
169void do_not_used (struct pt_regs *pt_regs)
170{
171 printf ("not used\n");
172 show_regs (pt_regs);
173 bad_mode ();
174}
175
176void do_fiq (struct pt_regs *pt_regs)
177{
178 printf ("fast interrupt request\n");
179 show_regs (pt_regs);
180 bad_mode ();
181}
182
183void do_irq (struct pt_regs *pt_regs)
184{
wdenka1f4a3d2004-07-11 22:19:26 +0000185#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_NETARM)
wdenkc6097192002-11-03 00:24:07 +0000186 printf ("interrupt request\n");
187 show_regs (pt_regs);
188 bad_mode ();
wdenka1f4a3d2004-07-11 22:19:26 +0000189#elif defined(CONFIG_S3C4510B)
190 unsigned int pending;
191
192 while ( (pending = GET_REG( REG_INTOFFSET)) != 0x54) { /* sentinal value for no pending interrutps */
193 IRQ_HANDLER[pending>>2].m_func( IRQ_HANDLER[pending>>2].m_data);
194
195 /* clear pending interrupt */
196 PUT_REG( REG_INTPEND, (1<<(pending>>2)));
197 }
198#else
199#error do_irq() not defined for this CPU type
200#endif
wdenkc6097192002-11-03 00:24:07 +0000201}
202
wdenka1f4a3d2004-07-11 22:19:26 +0000203
204#ifdef CONFIG_S3C4510B
205static void default_isr( void *data) {
206 printf ("default_isr(): called for IRQ %d\n", (int)data);
207}
208
209static void timer_isr( void *data) {
210 unsigned int *pTime = (unsigned int *)data;
211
212 (*pTime)++;
213 if ( !(*pTime % (CFG_HZ/4))) {
214 /* toggle LED 0 */
215 PUT_REG( REG_IOPDATA, GET_REG(REG_IOPDATA) ^ 0x1);
216 }
217
218}
219#endif
220
wdenkc6097192002-11-03 00:24:07 +0000221static ulong timestamp;
222static ulong lastdec;
223
224int interrupt_init (void)
225{
wdenk39539882004-07-01 16:30:44 +0000226
227#if defined(CONFIG_NETARM)
wdenkcd0a9de2004-02-23 20:48:38 +0000228 /* disable all interrupts */
wdenk2d1a5372004-02-23 19:30:57 +0000229 IRQEN = 0;
230
231 /* operate timer 2 in non-prescale mode */
232 TM2CTRL = ( NETARM_GEN_TIMER_SET_HZ(CFG_HZ) |
233 NETARM_GEN_TCTL_ENABLE |
234 NETARM_GEN_TCTL_INIT_COUNT(TIMER_LOAD_VAL));
235
236 /* set timer 2 counter */
237 lastdec = TIMER_LOAD_VAL;
wdenk39539882004-07-01 16:30:44 +0000238#elif defined(CONFIG_IMPA7) || defined(CONFIG_EP7312)
wdenkc6097192002-11-03 00:24:07 +0000239 /* disable all interrupts */
240 IO_INTMR1 = 0;
241
242 /* operate timer 1 in prescale mode */
243 IO_SYSCON1 |= SYSCON1_TC1M;
244
245 /* select 2kHz clock source for timer 1 */
246 IO_SYSCON1 &= ~SYSCON1_TC1S;
247
248 /* set timer 1 counter */
249 lastdec = IO_TC1D = TIMER_LOAD_VAL;
wdenk39539882004-07-01 16:30:44 +0000250#elif defined(CONFIG_S3C4510B)
wdenka1f4a3d2004-07-11 22:19:26 +0000251 int i;
252
253 /* install default interrupt handlers */
254 for ( i = 0; i < N_IRQS; i++) {
255 IRQ_HANDLER[i].m_data = (void *)i;
256 IRQ_HANDLER[i].m_func = default_isr;
257 }
258
259 /* configure interrupts for IRQ mode */
260 PUT_REG( REG_INTMODE, 0x0);
261 /* clear any pending interrupts */
262 PUT_REG( REG_INTPEND, 0x1FFFFF);
263
wdenk39539882004-07-01 16:30:44 +0000264 lastdec = 0;
wdenka1f4a3d2004-07-11 22:19:26 +0000265
266 /* install interrupt handler for timer */
267 IRQ_HANDLER[INT_TIMER0].m_data = (void *)&timestamp;
268 IRQ_HANDLER[INT_TIMER0].m_func = timer_isr;
269
270 /* configure free running timer 0 */
271 PUT_REG( REG_TMOD, 0x0);
272 /* Stop timer 0 */
273 CLR_REG( REG_TMOD, TM0_RUN);
274
275 /* Configure for interval mode */
276 CLR_REG( REG_TMOD, TM1_TOGGLE);
277
278 /*
279 * Load Timer data register with count down value.
280 * count_down_val = CFG_SYS_CLK_FREQ/CFG_HZ
281 */
282 PUT_REG( REG_TDATA0, (CFG_SYS_CLK_FREQ / CFG_HZ));
283
284 /*
285 * Enable global interrupt
286 * Enable timer0 interrupt
287 */
288 CLR_REG( REG_INTMASK, ((1<<INT_GLOBAL) | (1<<INT_TIMER0)));
289
290 /* Start timer */
291 SET_REG( REG_TMOD, TM0_RUN);
292
wdenk39539882004-07-01 16:30:44 +0000293#else
294#error No interrupt_init() defined for this CPU type
wdenk2d1a5372004-02-23 19:30:57 +0000295#endif
wdenkc6097192002-11-03 00:24:07 +0000296 timestamp = 0;
297
298 return (0);
299}
300
301/*
302 * timer without interrupts
303 */
304
wdenk39539882004-07-01 16:30:44 +0000305
306#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_NETARM)
307
wdenkc6097192002-11-03 00:24:07 +0000308void reset_timer (void)
309{
310 reset_timer_masked ();
311}
312
313ulong get_timer (ulong base)
314{
315 return get_timer_masked () - base;
316}
317
318void set_timer (ulong t)
319{
320 timestamp = t;
321}
322
323void udelay (unsigned long usec)
324{
325 ulong tmo;
326
327 tmo = usec / 1000;
328 tmo *= CFG_HZ;
329 tmo /= 1000;
330
331 tmo += get_timer (0);
332
333 while (get_timer_masked () < tmo)
334 /*NOP*/;
335}
336
337void reset_timer_masked (void)
338{
339 /* reset time */
340 lastdec = READ_TIMER;
341 timestamp = 0;
342}
343
344ulong get_timer_masked (void)
345{
346 ulong now = READ_TIMER;
347
348 if (lastdec >= now) {
349 /* normal mode */
350 timestamp += lastdec - now;
351 } else {
352 /* we have an overflow ... */
353 timestamp += lastdec + TIMER_LOAD_VAL - now;
354 }
355 lastdec = now;
356
357 return timestamp;
358}
359
360void udelay_masked (unsigned long usec)
361{
362 ulong tmo;
363
364 tmo = usec / 1000;
365 tmo *= CFG_HZ;
366 tmo /= 1000;
367
368 reset_timer_masked ();
369
370 while (get_timer_masked () < tmo)
371 /*NOP*/;
372}
wdenk39539882004-07-01 16:30:44 +0000373
374#elif defined(CONFIG_S3C4510B)
375
wdenka1f4a3d2004-07-11 22:19:26 +0000376ulong get_timer (ulong base)
377{
378 return timestamp - base;
379}
wdenk39539882004-07-01 16:30:44 +0000380
381void udelay (unsigned long usec)
382{
wdenka1f4a3d2004-07-11 22:19:26 +0000383 u32 ticks;
wdenk39539882004-07-01 16:30:44 +0000384
wdenka1f4a3d2004-07-11 22:19:26 +0000385 ticks = (usec * CFG_HZ) / 1000000;
wdenk39539882004-07-01 16:30:44 +0000386
wdenka1f4a3d2004-07-11 22:19:26 +0000387 ticks += get_timer (0);
wdenk39539882004-07-01 16:30:44 +0000388
wdenka1f4a3d2004-07-11 22:19:26 +0000389 while (get_timer (0) < ticks)
390 /*NOP*/;
wdenk39539882004-07-01 16:30:44 +0000391
wdenk39539882004-07-01 16:30:44 +0000392}
393
394#else
395#error Timer routines not defined for this CPU type
396#endif