blob: 157c6ef4a9f7474a1ef000d49e014b1bdcc78e3c [file] [log] [blame]
Heiko Schocher075866d2006-02-20 17:34:12 +01001/*
2 * (C) Copyright 2003-2006
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2004-2005
6 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34
35#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37#define CONFIG_TQM5200 1 /* ... on TQM5200 module */
38#undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
39
40#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
41
42#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
43#define BOOTFLAG_WARM 0x02 /* Software reboot */
44
45#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
46#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
47# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
48#endif
49
50/*
51 * Serial console configuration
52 */
53#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
54#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
55#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
56
57/* Partitions */
58#define CONFIG_MAC_PARTITION
59#define CONFIG_DOS_PARTITION
60#define CONFIG_ISO_PARTITION
61
62/* POST support */
63#define CONFIG_POST (CFG_POST_MEMORY | \
64 CFG_POST_CPU | \
65 CFG_POST_I2C)
66
67#ifdef CONFIG_POST
68#define CFG_CMD_POST_DIAG CFG_CMD_DIAG
69/* preserve space for the post_word at end of on-chip SRAM */
70#define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
71#else
72#define CFG_CMD_POST_DIAG 0
73#endif
74
75/*
76 * Supported commands
77 */
78#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
79 CFG_CMD_ASKENV | \
80 CFG_CMD_DATE | \
81 CFG_CMD_DHCP | \
82 CFG_CMD_ECHO | \
83 CFG_CMD_EEPROM | \
84 CFG_CMD_I2C | \
85 CFG_CMD_JFFS2 | \
86 CFG_CMD_MII | \
87 CFG_CMD_NFS | \
88 CFG_CMD_PING | \
89 CFG_CMD_POST_DIAG | \
90 CFG_CMD_REGINFO | \
91 CFG_CMD_SNTP | \
92 CFG_CMD_BSP)
93
94/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
95#include <cmd_confdefs.h>
96
97#define CONFIG_TIMESTAMP /* display image timestamps */
98
99#if (TEXT_BASE == 0xFC000000) /* Boot low */
100# define CFG_LOWBOOT 1
101#endif
102
103/*
104 * Autobooting
105 */
106#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
107
108#define CONFIG_PREBOOT "echo;" \
109 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
110 "echo"
111
112#undef CONFIG_BOOTARGS
113
114#define CONFIG_EXTRA_ENV_SETTINGS \
115 "netdev=eth0\0" \
116 "rootpath=/opt/eldk/ppc_6xx\0" \
117 "ramargs=setenv bootargs root=/dev/ram rw\0" \
118 "nfsargs=setenv bootargs root=/dev/nfs rw " \
119 "nfsroot=${serverip}:${rootpath}\0" \
120 "addip=setenv bootargs ${bootargs} " \
121 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
122 ":${hostname}:${netdev}:off panic=1\0" \
123 "flash_self=run ramargs addip;" \
124 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
125 "flash_nfs=run nfsargs addip;" \
126 "bootm ${kernel_addr}\0" \
127 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
128 "bootfile=/tftpboot/smmaco4/uImage\0" \
129 "load=tftp 200000 ${u-boot}\0" \
130 "u-boot=/tftpboot/smmaco4/u-boot.bin\0" \
131 "update=protect off FC000000 FC05FFFF;" \
132 "erase FC000000 FC05FFFF;" \
133 "cp.b 200000 FC000000 ${filesize};" \
134 "protect on FC000000 FC05FFFF\0" \
135 ""
136
137#define CONFIG_BOOTCOMMAND "run net_nfs"
138
139/*
140 * IPB Bus clocking configuration.
141 */
142#define CFG_IPBSPEED_133 /* define for 133MHz speed */
143
144#if defined(CFG_IPBSPEED_133)
145/*
146 * PCI Bus clocking configuration
147 *
148 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
149 * CFG_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet hasn't
150 * been tested with a IPB Bus Clock of 66 MHz.
151 */
152#define CFG_PCISPEED_66 /* define for 66MHz speed */
153#endif
154
155/*
156 * I2C configuration
157 */
158#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
159#ifdef CONFIG_TQM5200_REV100
160#define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
161#else
162#define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
163#endif
164
165/*
166 * I2C clock frequency
167 *
168 * Please notice, that the resulting clock frequency could differ from the
169 * configured value. This is because the I2C clock is derived from system
170 * clock over a frequency divider with only a few divider values. U-boot
171 * calculates the best approximation for CFG_I2C_SPEED. However the calculated
172 * approximation allways lies below the configured value, never above.
173 */
174#define CFG_I2C_SPEED 100000 /* 100 kHz */
175#define CFG_I2C_SLAVE 0x7F
176
177/*
178 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
179 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
180 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
181 * same configuration could be used.
182 */
183#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
184#define CFG_I2C_EEPROM_ADDR_LEN 2
185#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
186#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
187
188/*
189 * Flash configuration
190 */
191#define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
192
193/* use CFI flash driver if no module variant is spezified */
194#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
195#define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
196#define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
197#define CFG_FLASH_EMPTY_INFO
198#define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
199#define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
200#undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
201
202#if !defined(CFG_LOWBOOT)
203#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
204#else /* CFG_LOWBOOT */
205#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
206#endif /* CFG_LOWBOOT */
207#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
208 (= chip selects) */
209#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
210#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
211
212/* Dynamic MTD partition support */
213#define CONFIG_JFFS2_CMDLINE
214#define MTDIDS_DEFAULT "nor0=TQM5200-0"
215#define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
216 "1408k(kernel)," \
217 "2m(initrd)," \
218 "4m(small-fs)," \
219 "16m(big-fs)," \
220 "8m(misc)"
221
222/*
223 * Environment settings
224 */
225#define CFG_ENV_IS_IN_FLASH 1
226#define CFG_ENV_SIZE 0x10000
227#define CFG_ENV_SECT_SIZE 0x20000
228#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
229#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
230
231/*
232 * Memory map
233 */
234#define CFG_MBAR 0xF0000000
235#define CFG_SDRAM_BASE 0x00000000
236#define CFG_DEFAULT_MBAR 0x80000000
237
238/* Use ON-Chip SRAM until RAM will be available */
239#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
240#ifdef CONFIG_POST
241/* preserve space for the post_word at end of on-chip SRAM */
242#define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
243#else
244#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
245#endif
246
247
248#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
249#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
250#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
251
252#define CFG_MONITOR_BASE TEXT_BASE
253#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
254# define CFG_RAMBOOT 1
255#endif
256
257#define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
258#define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
259#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
260
261/*
262 * Ethernet configuration
263 */
264#define CONFIG_MPC5xxx_FEC 1
265/*
266 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
267 */
268/* #define CONFIG_FEC_10MBIT 1 */
269#define CONFIG_PHY_ADDR 0x00
270
271/*
272 * GPIO configuration
273 *
274 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
275 * Bit 0 (mask: 0x80000000): 1
276 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
277 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
278 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
279 * Use for REV200 STK52XX boards. Do not use with REV100 modules
280 * (because, there I2C1 is used as I2C bus)
281 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
282 * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
283 * 000 -> All PSC2 pins are GIOPs
284 * 001 -> CAN1/2 on PSC2 pins
285 * Use for REV100 STK52xx boards
286 * use PSC6:
287 * on STK52xx:
288 * use as UART. Pins PSC6_0 to PSC6_3 are used.
289 * Bits 9:11 (mask: 0x00700000):
290 * 101 -> PSC6 : Extended POST test is not available
291 * on MINI-FAP and TQM5200_IB:
292 * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
293 * 000 -> PSC6 could not be used as UART, CODEC or IrDA
294 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
295 * tests.
296 */
297#if defined (CONFIG_MINIFAP)
298# define CFG_GPS_PORT_CONFIG 0x91000004
299#elif defined (CONFIG_STK52XX)
300# if defined (CONFIG_STK52XX_REV100)
301# define CFG_GPS_PORT_CONFIG 0x81500014
302# else /* STK52xx REV200 and above */
303# if defined (CONFIG_TQM5200_REV100)
304# error TQM5200 REV100 not supported on STK52XX REV200 or above
305# else/* TQM5200 REV200 and above */
306# define CFG_GPS_PORT_CONFIG 0x91500004
307# endif
308# endif
309#else /* TMQ5200 Inbetriebnahme-Board */
310# define CFG_GPS_PORT_CONFIG 0x81000004
311#endif
312
313/*
314 * RTC configuration
315 */
316#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
317
318/*
319 * Miscellaneous configurable options
320 */
321#define CFG_LONGHELP /* undef to save memory */
322#define CFG_PROMPT "=> " /* Monitor Command Prompt */
323#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
324#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
325#else
326#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
327#endif
328#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
329#define CFG_MAXARGS 16 /* max number of command args */
330#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
331
332/* Enable an alternate, more extensive memory test */
333#define CFG_ALT_MEMTEST
334
335#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
336#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
337
338#define CFG_LOAD_ADDR 0x100000 /* default load address */
339
340#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
341
342/*
343 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
344 * which is normally part of the default commands (CFV_CMD_DFL)
345 */
346#define CONFIG_LOOPW
347
348/*
349 * Various low-level settings
350 */
351#if defined(CONFIG_MPC5200)
352#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
353#define CFG_HID0_FINAL HID0_ICE
354#else
355#define CFG_HID0_INIT 0
356#define CFG_HID0_FINAL 0
357#endif
358
359#define CFG_BOOTCS_START CFG_FLASH_BASE
360#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
361#ifdef CFG_PCISPEED_66
362#define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
363#else
364#define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
365#endif
366#define CFG_CS0_START CFG_FLASH_BASE
367#define CFG_CS0_SIZE CFG_FLASH_SIZE
368
369#define CFG_CS_BURST 0x00000000
370#define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
371
372#define CFG_RESET_ADDRESS 0xff000000
373
374#endif /* __CONFIG_H */