blob: 1dc75ef1aebaa79ed6f64a8afb904dbc7652bad7 [file] [log] [blame]
Mike Frysingerd4d77302008-02-04 19:26:55 -05001/*
2 * File: include/asm-blackfin/mach-bf548/anomaly.h
3 * Bugs: Enter bugs at http://blackfin.uclinux.org/
4 *
Mike Frysinger0656ef22008-08-07 13:09:50 -04005 * Copyright (C) 2004-2008 Analog Devices Inc.
Mike Frysingerd4d77302008-02-04 19:26:55 -05006 * Licensed under the GPL-2 or later.
7 */
8
9/* This file shoule be up to date with:
Mike Frysinger0656ef22008-08-07 13:09:50 -040010 * - Revision F, 06/11/2008; ADSP-BF542/BF544/BF547/BF548/BF549 Blackfin Processor Anomaly List
Mike Frysingerd4d77302008-02-04 19:26:55 -050011 */
12
13#ifndef _MACH_ANOMALY_H_
14#define _MACH_ANOMALY_H_
15
Mike Frysinger0656ef22008-08-07 13:09:50 -040016/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
Mike Frysingerd4d77302008-02-04 19:26:55 -050017#define ANOMALY_05000074 (1)
18/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */
19#define ANOMALY_05000119 (1)
20/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
21#define ANOMALY_05000122 (1)
22/* Spurious Hardware Error from an Access in the Shadow of a Conditional Branch */
23#define ANOMALY_05000245 (1)
24/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
25#define ANOMALY_05000265 (1)
26/* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */
27#define ANOMALY_05000272 (1)
28/* False Hardware Error Exception when ISR context is not restored */
29#define ANOMALY_05000281 (__SILICON_REVISION__ < 1)
30/* SSYNCs After Writes To CAN/DMA MMR Registers Are Not Always Handled Correctly */
31#define ANOMALY_05000304 (__SILICON_REVISION__ < 1)
32/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
33#define ANOMALY_05000310 (1)
34/* Errors When SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */
35#define ANOMALY_05000312 (__SILICON_REVISION__ < 1)
36/* TWI Slave Boot Mode Is Not Functional */
37#define ANOMALY_05000324 (__SILICON_REVISION__ < 1)
38/* External FIFO Boot Mode Is Not Functional */
39#define ANOMALY_05000325 (__SILICON_REVISION__ < 1)
40/* Data Lost When Core and DMA Accesses Are Made to the USB FIFO Simultaneously */
41#define ANOMALY_05000327 (__SILICON_REVISION__ < 1)
42/* Incorrect Access of OTP_STATUS During otp_write() Function */
43#define ANOMALY_05000328 (__SILICON_REVISION__ < 1)
44/* Synchronous Burst Flash Boot Mode Is Not Functional */
45#define ANOMALY_05000329 (__SILICON_REVISION__ < 1)
Mike Frysinger0656ef22008-08-07 13:09:50 -040046/* Host DMA Boot Modes Are Not Functional */
Mike Frysingerd4d77302008-02-04 19:26:55 -050047#define ANOMALY_05000330 (__SILICON_REVISION__ < 1)
48/* Inadequate Timing Margins on DDR DQS to DQ and DQM Skew */
49#define ANOMALY_05000334 (__SILICON_REVISION__ < 1)
50/* Inadequate Rotary Debounce Logic Duration */
51#define ANOMALY_05000335 (__SILICON_REVISION__ < 1)
52/* Phantom Interrupt Occurs After First Configuration of Host DMA Port */
53#define ANOMALY_05000336 (__SILICON_REVISION__ < 1)
54/* Disallowed Configuration Prevents Subsequent Allowed Configuration on Host DMA Port */
55#define ANOMALY_05000337 (__SILICON_REVISION__ < 1)
56/* Slave-Mode SPI0 MISO Failure With CPHA = 0 */
57#define ANOMALY_05000338 (__SILICON_REVISION__ < 1)
58/* If Memory Reads Are Enabled on SDH or HOSTDP, Other DMAC1 Peripherals Cannot Read */
59#define ANOMALY_05000340 (__SILICON_REVISION__ < 1)
60/* Boot Host Wait (HWAIT) and Boot Host Wait Alternate (HWAITA) Signals Are Swapped */
61#define ANOMALY_05000344 (__SILICON_REVISION__ < 1)
62/* USB Calibration Value Is Not Intialized */
63#define ANOMALY_05000346 (__SILICON_REVISION__ < 1)
Mike Frysinger0656ef22008-08-07 13:09:50 -040064/* Preboot Routine Incorrectly Alters Reset Value of USB Register */
Mike Frysingerd4d77302008-02-04 19:26:55 -050065#define ANOMALY_05000347 (__SILICON_REVISION__ < 1)
66/* Data Lost when Core Reads SDH Data FIFO */
67#define ANOMALY_05000349 (__SILICON_REVISION__ < 1)
68/* PLL Status Register Is Inaccurate */
69#define ANOMALY_05000351 (__SILICON_REVISION__ < 1)
Mike Frysinger0656ef22008-08-07 13:09:50 -040070/* bfrom_SysControl() Firmware Function Performs Improper System Reset */
71#define ANOMALY_05000353 (1)
72/* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */
73#define ANOMALY_05000355 (__SILICON_REVISION__ < 1)
74/* System Stalled During A Core Access To AMC While A Core Access To NFC FIFO Is Required */
75#define ANOMALY_05000356 (__SILICON_REVISION__ < 1)
Mike Frysingerd4d77302008-02-04 19:26:55 -050076/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
77#define ANOMALY_05000357 (1)
78/* External Memory Read Access Hangs Core With PLL Bypass */
79#define ANOMALY_05000360 (1)
80/* DMAs that Go Urgent during Tight Core Writes to External Memory Are Blocked */
81#define ANOMALY_05000365 (1)
Mike Frysinger0656ef22008-08-07 13:09:50 -040082/* WURESET Bit In SYSCR Register Does Not Properly Indicate Hibernate Wake-Up */
83#define ANOMALY_05000367 (__SILICON_REVISION__ < 1)
Mike Frysingerd4d77302008-02-04 19:26:55 -050084/* Addressing Conflict between Boot ROM and Asynchronous Memory */
85#define ANOMALY_05000369 (1)
Mike Frysinger0656ef22008-08-07 13:09:50 -040086/* Default PLL MSEL and SSEL Settings Can Cause 400MHz Product To Violate Specifications */
87#define ANOMALY_05000370 (__SILICON_REVISION__ < 1)
Mike Frysingerd4d77302008-02-04 19:26:55 -050088/* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */
Mike Frysinger0656ef22008-08-07 13:09:50 -040089#define ANOMALY_05000371 (1)
90/* USB DP/DM Data Pins May Lose State When Entering Hibernate */
91#define ANOMALY_05000372 (__SILICON_REVISION__ < 1)
Mike Frysingerd4d77302008-02-04 19:26:55 -050092/* Mobile DDR Operation Not Functional */
93#define ANOMALY_05000377 (1)
94/* Security/Authentication Speedpath Causes Authentication To Fail To Initiate */
95#define ANOMALY_05000378 (1)
Mike Frysinger0656ef22008-08-07 13:09:50 -040096/* 16-Bit NAND FLASH Boot Mode Is Not Functional */
97#define ANOMALY_05000379 (1)
98/* 8-Bit NAND Flash Boot Mode Not Functional */
99#define ANOMALY_05000382 (__SILICON_REVISION__ < 1)
100/* Some ATAPI Modes Are Not Functional */
101#define ANOMALY_05000383 (1)
102/* Boot from OTP Memory Not Functional */
103#define ANOMALY_05000385 (__SILICON_REVISION__ < 1)
104/* bfrom_SysControl() Firmware Routine Not Functional */
105#define ANOMALY_05000386 (__SILICON_REVISION__ < 1)
106/* Programmable Preboot Settings Not Functional */
107#define ANOMALY_05000387 (__SILICON_REVISION__ < 1)
108/* CRC32 Checksum Support Not Functional */
109#define ANOMALY_05000388 (__SILICON_REVISION__ < 1)
110/* Reset Vector Must Not Be in SDRAM Memory Space */
111#define ANOMALY_05000389 (__SILICON_REVISION__ < 1)
112/* Changed Meaning of BCODE Field in SYSCR Register */
113#define ANOMALY_05000390 (__SILICON_REVISION__ < 1)
114/* Repeated Boot from Page-Mode or Burst-Mode Flash Memory May Fail */
115#define ANOMALY_05000391 (__SILICON_REVISION__ < 1)
116/* pTempCurrent Not Present in ADI_BOOT_DATA Structure */
117#define ANOMALY_05000392 (__SILICON_REVISION__ < 1)
118/* Deprecated Value of dTempByteCount in ADI_BOOT_DATA Structure */
119#define ANOMALY_05000393 (__SILICON_REVISION__ < 1)
120/* Log Buffer Not Functional */
121#define ANOMALY_05000394 (__SILICON_REVISION__ < 1)
122/* Hook Routine Not Functional */
123#define ANOMALY_05000395 (__SILICON_REVISION__ < 1)
124/* Header Indirect Bit Not Functional */
125#define ANOMALY_05000396 (__SILICON_REVISION__ < 1)
126/* BK_ONES, BK_ZEROS, and BK_DATECODE Constants Not Functional */
127#define ANOMALY_05000397 (__SILICON_REVISION__ < 1)
128/* Lockbox SESR Disallows Certain User Interrupts */
129#define ANOMALY_05000404 (1)
130/* Lockbox SESR Firmware Does Not Save/Restore Full Context */
131#define ANOMALY_05000405 (1)
132/* Lockbox SESR Argument Checking Does Not Check L2 Memory Protection Range */
133#define ANOMALY_05000406 (1)
134/* Lockbox SESR Firmware Arguments Are Not Retained After First Initialization */
135#define ANOMALY_05000407 (1)
136/* Lockbox Firmware Memory Cleanup Routine Does not Clear Registers */
137#define ANOMALY_05000408 (1)
138/* Lockbox firmware leaves MDMA0 channel enabled */
139#define ANOMALY_05000409 (1)
140/* bfrom_SysControl() Firmware Function Cannot be Used to Enter Power Saving Modes */
141#define ANOMALY_05000411 (1)
142/* FIFO Boot Mode Is Not Functional */
143#define ANOMALY_05000412 (1)
144/* NAND Boot Mode Not Compatible With Some NAND Flash Devices */
145#define ANOMALY_05000413 (1)
146/* OTP_CHECK_FOR_PREV_WRITE Bit is Not Functional in bfrom_OtpWrite() API */
147#define ANOMALY_05000414 (1)
Mike Frysingerd4d77302008-02-04 19:26:55 -0500148
149/* Anomalies that don't exist on this proc */
150#define ANOMALY_05000125 (0)
151#define ANOMALY_05000158 (0)
152#define ANOMALY_05000183 (0)
153#define ANOMALY_05000198 (0)
154#define ANOMALY_05000230 (0)
155#define ANOMALY_05000244 (0)
156#define ANOMALY_05000261 (0)
157#define ANOMALY_05000263 (0)
158#define ANOMALY_05000266 (0)
159#define ANOMALY_05000273 (0)
Mike Frysinger0656ef22008-08-07 13:09:50 -0400160#define ANOMALY_05000307 (0)
Mike Frysingerd4d77302008-02-04 19:26:55 -0500161#define ANOMALY_05000311 (0)
162#define ANOMALY_05000323 (0)
Mike Frysinger0656ef22008-08-07 13:09:50 -0400163#define ANOMALY_05000363 (0)
Mike Frysingerd4d77302008-02-04 19:26:55 -0500164
165#endif