blob: ca9724720d9f0ad53e574670a5f48495d268420d [file] [log] [blame]
York Sunee52b182012-10-11 07:13:37 +00001/*
2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
York Sunee52b182012-10-11 07:13:37 +00005 */
6
7/*
8 * T4240 QDS board configuration file
9 */
York Sun1cb19fb2013-06-27 10:48:29 -070010#ifndef __CONFIG_H
11#define __CONFIG_H
12
York Sunee52b182012-10-11 07:13:37 +000013#define CONFIG_T4240QDS
14#define CONFIG_PHYS_64BIT
York Sunee52b182012-10-11 07:13:37 +000015
16#define CONFIG_FSL_SATA_V2
17#define CONFIG_PCIE4
18
19#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
20
York Sun1cb19fb2013-06-27 10:48:29 -070021#ifdef CONFIG_RAMBOOT_PBL
Masahiro Yamadae4536f82014-03-11 11:05:16 +090022#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t4qds/t4_pbi.cfg
23#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t4qds/t4_rcw.cfg
Shaohui Xieb6036992014-04-22 15:10:44 +080024#if !defined(CONFIG_NAND) && !defined(CONFIG_SDCARD)
25#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
26#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
27#else
Shaohui Xieb6036992014-04-22 15:10:44 +080028#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
29#define CONFIG_SPL_ENV_SUPPORT
30#define CONFIG_SPL_SERIAL_SUPPORT
31#define CONFIG_SPL_FLUSH_IMAGE
32#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
33#define CONFIG_SPL_LIBGENERIC_SUPPORT
34#define CONFIG_SPL_LIBCOMMON_SUPPORT
35#define CONFIG_SPL_I2C_SUPPORT
36#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
37#define CONFIG_FSL_LAW /* Use common FSL init code */
38#define CONFIG_SYS_TEXT_BASE 0x00201000
39#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
40#define CONFIG_SPL_PAD_TO 0x40000
41#define CONFIG_SPL_MAX_SIZE 0x28000
42#define RESET_VECTOR_OFFSET 0x27FFC
43#define BOOT_PAGE_OFFSET 0x27000
44
45#ifdef CONFIG_NAND
46#define CONFIG_SPL_NAND_SUPPORT
47#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
48#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
49#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
50#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
51#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
52#define CONFIG_SPL_NAND_BOOT
York Sun1cb19fb2013-06-27 10:48:29 -070053#endif
54
Shaohui Xieb6036992014-04-22 15:10:44 +080055#ifdef CONFIG_SDCARD
56#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
57#define CONFIG_SPL_MMC_SUPPORT
58#define CONFIG_SPL_MMC_MINIMAL
59#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
60#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
61#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
62#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
63#ifndef CONFIG_SPL_BUILD
64#define CONFIG_SYS_MPC85XX_NO_RESETVEC
65#endif
66#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
67#define CONFIG_SPL_MMC_BOOT
68#endif
69
70#ifdef CONFIG_SPL_BUILD
71#define CONFIG_SPL_SKIP_RELOCATE
72#define CONFIG_SPL_COMMON_INIT_DDR
73#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
74#define CONFIG_SYS_NO_FLASH
75#endif
76
77#endif
78#endif /* CONFIG_RAMBOOT_PBL */
79
York Sun1cb19fb2013-06-27 10:48:29 -070080#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
81/* Set 1M boot space */
82#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
83#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
84 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
85#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
86#define CONFIG_SYS_NO_FLASH
87#endif
88
89#define CONFIG_SRIO_PCIE_BOOT_MASTER
90#define CONFIG_DDR_ECC
91
York Sunee52b182012-10-11 07:13:37 +000092#include "t4qds.h"
York Sun1cb19fb2013-06-27 10:48:29 -070093
94#ifdef CONFIG_SYS_NO_FLASH
95#if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
96#define CONFIG_ENV_IS_NOWHERE
97#endif
98#else
99#define CONFIG_FLASH_CFI_DRIVER
100#define CONFIG_SYS_FLASH_CFI
101#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
102#endif
103
104#if defined(CONFIG_SPIFLASH)
105#define CONFIG_SYS_EXTRA_ENV_RELOC
106#define CONFIG_ENV_IS_IN_SPI_FLASH
107#define CONFIG_ENV_SPI_BUS 0
108#define CONFIG_ENV_SPI_CS 0
109#define CONFIG_ENV_SPI_MAX_HZ 10000000
110#define CONFIG_ENV_SPI_MODE 0
111#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
112#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
113#define CONFIG_ENV_SECT_SIZE 0x10000
114#elif defined(CONFIG_SDCARD)
115#define CONFIG_SYS_EXTRA_ENV_RELOC
116#define CONFIG_ENV_IS_IN_MMC
117#define CONFIG_SYS_MMC_ENV_DEV 0
118#define CONFIG_ENV_SIZE 0x2000
Shaohui Xieb6036992014-04-22 15:10:44 +0800119#define CONFIG_ENV_OFFSET (512 * 0x800)
York Sun1cb19fb2013-06-27 10:48:29 -0700120#elif defined(CONFIG_NAND)
121#define CONFIG_SYS_EXTRA_ENV_RELOC
122#define CONFIG_ENV_IS_IN_NAND
Shaohui Xieb6036992014-04-22 15:10:44 +0800123#define CONFIG_ENV_SIZE 0x2000
124#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
York Sun1cb19fb2013-06-27 10:48:29 -0700125#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
126#define CONFIG_ENV_IS_IN_REMOTE
127#define CONFIG_ENV_ADDR 0xffe20000
128#define CONFIG_ENV_SIZE 0x2000
129#elif defined(CONFIG_ENV_IS_NOWHERE)
130#define CONFIG_ENV_SIZE 0x2000
131#else
132#define CONFIG_ENV_IS_IN_FLASH
133#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
134#define CONFIG_ENV_SIZE 0x2000
135#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
136#endif
137
138#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
139#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
140
141#ifndef __ASSEMBLY__
142unsigned long get_board_sys_clk(void);
143unsigned long get_board_ddr_clk(void);
144#endif
145
146/* EEPROM */
147#define CONFIG_ID_EEPROM
148#define CONFIG_SYS_I2C_EEPROM_NXID
149#define CONFIG_SYS_EEPROM_BUS_NUM 0
150#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
151#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
152
153/*
154 * DDR Setup
155 */
156#define CONFIG_SYS_SPD_BUS_NUM 0
157#define SPD_EEPROM_ADDRESS1 0x51
158#define SPD_EEPROM_ADDRESS2 0x52
159#define SPD_EEPROM_ADDRESS3 0x53
160#define SPD_EEPROM_ADDRESS4 0x54
161#define SPD_EEPROM_ADDRESS5 0x55
162#define SPD_EEPROM_ADDRESS6 0x56
163#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
164#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
165
166/*
167 * IFC Definitions
168 */
169#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
170#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
171 + 0x8000000) | \
172 CSPR_PORT_SIZE_16 | \
173 CSPR_MSEL_NOR | \
174 CSPR_V)
175#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
176#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
177 CSPR_PORT_SIZE_16 | \
178 CSPR_MSEL_NOR | \
179 CSPR_V)
180#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
181/* NOR Flash Timing Params */
182#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
183
184#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
185 FTIM0_NOR_TEADC(0x5) | \
186 FTIM0_NOR_TEAHC(0x5))
187#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
188 FTIM1_NOR_TRAD_NOR(0x1A) |\
189 FTIM1_NOR_TSEQRAD_NOR(0x13))
190#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
191 FTIM2_NOR_TCH(0x4) | \
192 FTIM2_NOR_TWPH(0x0E) | \
193 FTIM2_NOR_TWP(0x1c))
194#define CONFIG_SYS_NOR_FTIM3 0x0
195
196#define CONFIG_SYS_FLASH_QUIET_TEST
197#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
198
199#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
200#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
201#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
202#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
203
204#define CONFIG_SYS_FLASH_EMPTY_INFO
205#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
206 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
207
208#define CONFIG_FSL_QIXIS /* use common QIXIS code */
209#define QIXIS_BASE 0xffdf0000
210#define QIXIS_LBMAP_SWITCH 6
211#define QIXIS_LBMAP_MASK 0x0f
212#define QIXIS_LBMAP_SHIFT 0
213#define QIXIS_LBMAP_DFLTBANK 0x00
214#define QIXIS_LBMAP_ALTBANK 0x04
215#define QIXIS_RST_CTL_RESET 0x83
York Sunc63e1372013-06-25 11:37:48 -0700216#define QIXIS_RST_FORCE_MEM 0x1
York Sun1cb19fb2013-06-27 10:48:29 -0700217#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
218#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
219#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Haijun.Zhangf7e27cc2014-01-10 13:52:17 +0800220#define QIXIS_BRDCFG5 0x55
221#define QIXIS_MUX_SDHC 2
Haijun.Zhangd47e3d22014-01-10 13:52:18 +0800222#define QIXIS_MUX_SDHC_WIDTH8 1
York Sun1cb19fb2013-06-27 10:48:29 -0700223#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
224
225#define CONFIG_SYS_CSPR3_EXT (0xf)
226#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
227 | CSPR_PORT_SIZE_8 \
228 | CSPR_MSEL_GPCM \
229 | CSPR_V)
230#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
231#define CONFIG_SYS_CSOR3 0x0
232/* QIXIS Timing parameters for IFC CS3 */
233#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
234 FTIM0_GPCM_TEADC(0x0e) | \
235 FTIM0_GPCM_TEAHC(0x0e))
236#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
237 FTIM1_GPCM_TRAD(0x3f))
238#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800239 FTIM2_GPCM_TCH(0x8) | \
York Sun1cb19fb2013-06-27 10:48:29 -0700240 FTIM2_GPCM_TWP(0x1f))
241#define CONFIG_SYS_CS3_FTIM3 0x0
242
243/* NAND Flash on IFC */
244#define CONFIG_NAND_FSL_IFC
245#define CONFIG_SYS_NAND_BASE 0xff800000
246#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
247
248#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
249#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
250 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
251 | CSPR_MSEL_NAND /* MSEL = NAND */ \
252 | CSPR_V)
253#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
254
255#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
256 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
257 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
258 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
259 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
260 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
261 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
262
263#define CONFIG_SYS_NAND_ONFI_DETECTION
264
265/* ONFI NAND Flash mode0 Timing Params */
266#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
267 FTIM0_NAND_TWP(0x18) | \
268 FTIM0_NAND_TWCHT(0x07) | \
269 FTIM0_NAND_TWH(0x0a))
270#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
271 FTIM1_NAND_TWBE(0x39) | \
272 FTIM1_NAND_TRR(0x0e) | \
273 FTIM1_NAND_TRP(0x18))
274#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
275 FTIM2_NAND_TREH(0x0a) | \
276 FTIM2_NAND_TWHRE(0x1e))
277#define CONFIG_SYS_NAND_FTIM3 0x0
278
279#define CONFIG_SYS_NAND_DDR_LAW 11
280
281#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
282#define CONFIG_SYS_MAX_NAND_DEVICE 1
283#define CONFIG_MTD_NAND_VERIFY_WRITE
284#define CONFIG_CMD_NAND
285
286#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Prabhakar Kushwaha68ec9c82013-10-04 13:47:58 +0530287#define CONFIG_SYS_NAND_MAX_OOBFREE 2
288#define CONFIG_SYS_NAND_MAX_ECCPOS 256
York Sun1cb19fb2013-06-27 10:48:29 -0700289
290#if defined(CONFIG_NAND)
291#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
292#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
293#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
294#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
295#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
296#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
297#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
298#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
Shaohui Xieb6036992014-04-22 15:10:44 +0800299#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
300#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
301#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
302#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
303#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
304#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
305#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
306#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
307#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
308#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
York Sun1cb19fb2013-06-27 10:48:29 -0700309#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
310#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
311#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
312#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
313#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
314#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
315#else
316#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
317#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
318#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
319#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
320#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
321#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
322#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
323#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
Shaohui Xieb6036992014-04-22 15:10:44 +0800324#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
325#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
326#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
327#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
328#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
329#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
330#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
331#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
York Sun1cb19fb2013-06-27 10:48:29 -0700332#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
333#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
334#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
335#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
336#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
337#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
338#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
339#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
340#endif
York Sun1cb19fb2013-06-27 10:48:29 -0700341
342#if defined(CONFIG_RAMBOOT_PBL)
343#define CONFIG_SYS_RAMBOOT
344#endif
345
346
347/* I2C */
348#define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
349#define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
350#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
351#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
352
353#define I2C_MUX_CH_DEFAULT 0x8
354#define I2C_MUX_CH_VOL_MONITOR 0xa
355#define I2C_MUX_CH_VSC3316_FS 0xc
356#define I2C_MUX_CH_VSC3316_BS 0xd
357
358/* Voltage monitor on channel 2*/
359#define I2C_VOL_MONITOR_ADDR 0x40
360#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
361#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
362#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
363
364/* VSC Crossbar switches */
365#define CONFIG_VSC_CROSSBAR
366#define VSC3316_FSM_TX_ADDR 0x70
367#define VSC3316_FSM_RX_ADDR 0x71
368
369/*
370 * RapidIO
371 */
372
373/*
374 * for slave u-boot IMAGE instored in master memory space,
375 * PHYS must be aligned based on the SIZE
376 */
Liu Gange4911812014-05-15 14:30:34 +0800377#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
378#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
379#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
380#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
York Sun1cb19fb2013-06-27 10:48:29 -0700381/*
382 * for slave UCODE and ENV instored in master memory space,
383 * PHYS must be aligned based on the SIZE
384 */
Liu Gange4911812014-05-15 14:30:34 +0800385#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
York Sun1cb19fb2013-06-27 10:48:29 -0700386#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
387#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
388
389/* slave core release by master*/
390#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
391#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
392
393/*
394 * SRIO_PCIE_BOOT - SLAVE
395 */
396#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
397#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
398#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
399 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
400#endif
401/*
402 * eSPI - Enhanced SPI
403 */
404#define CONFIG_FSL_ESPI
405#define CONFIG_SPI_FLASH
406#define CONFIG_SPI_FLASH_SST
407#define CONFIG_CMD_SF
408#define CONFIG_SF_DEFAULT_SPEED 10000000
409#define CONFIG_SF_DEFAULT_MODE 0
410
411
412/* Qman/Bman */
413#ifndef CONFIG_NOBQFMAN
414#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
415#define CONFIG_SYS_BMAN_NUM_PORTALS 50
416#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
417#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
418#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
419#define CONFIG_SYS_QMAN_NUM_PORTALS 50
420#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
421#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
422#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
423
424#define CONFIG_SYS_DPAA_FMAN
425#define CONFIG_SYS_DPAA_PME
426#define CONFIG_SYS_PMAN
427#define CONFIG_SYS_DPAA_DCE
Minghuan Lian0795eff2013-07-03 18:32:41 +0800428#define CONFIG_SYS_DPAA_RMAN
York Sun1cb19fb2013-06-27 10:48:29 -0700429#define CONFIG_SYS_INTERLAKEN
430
431/* Default address of microcode for the Linux Fman driver */
432#if defined(CONFIG_SPIFLASH)
433/*
434 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
435 * env, so we got 0x110000.
436 */
437#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800438#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
York Sun1cb19fb2013-06-27 10:48:29 -0700439#elif defined(CONFIG_SDCARD)
440/*
441 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Shaohui Xieb6036992014-04-22 15:10:44 +0800442 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
443 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
York Sun1cb19fb2013-06-27 10:48:29 -0700444 */
445#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Shaohui Xieb6036992014-04-22 15:10:44 +0800446#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
York Sun1cb19fb2013-06-27 10:48:29 -0700447#elif defined(CONFIG_NAND)
448#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Shaohui Xieb6036992014-04-22 15:10:44 +0800449#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
York Sun1cb19fb2013-06-27 10:48:29 -0700450#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
451/*
452 * Slave has no ucode locally, it can fetch this from remote. When implementing
453 * in two corenet boards, slave's ucode could be stored in master's memory
454 * space, the address can be mapped from slave TLB->slave LAW->
455 * slave SRIO or PCIE outbound window->master inbound window->
456 * master LAW->the ucode address in master's memory space.
457 */
458#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800459#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
York Sun1cb19fb2013-06-27 10:48:29 -0700460#else
461#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800462#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
York Sun1cb19fb2013-06-27 10:48:29 -0700463#endif
464#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
465#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
466#endif /* CONFIG_NOBQFMAN */
467
468#ifdef CONFIG_SYS_DPAA_FMAN
469#define CONFIG_FMAN_ENET
470#define CONFIG_PHYLIB_10G
471#define CONFIG_PHY_VITESSE
472#define CONFIG_PHY_TERANETICS
473#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
474#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
475#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
476#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
477#define FM1_10GEC1_PHY_ADDR 0x0
478#define FM1_10GEC2_PHY_ADDR 0x1
479#define FM2_10GEC1_PHY_ADDR 0x2
480#define FM2_10GEC2_PHY_ADDR 0x3
481#endif
482
483
484/* SATA */
485#ifdef CONFIG_FSL_SATA_V2
486#define CONFIG_LIBATA
487#define CONFIG_FSL_SATA
488
489#define CONFIG_SYS_SATA_MAX_DEVICE 2
490#define CONFIG_SATA1
491#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
492#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
493#define CONFIG_SATA2
494#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
495#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
496
497#define CONFIG_LBA48
498#define CONFIG_CMD_SATA
499#define CONFIG_DOS_PARTITION
500#define CONFIG_CMD_EXT2
501#endif
502
503#ifdef CONFIG_FMAN_ENET
504#define CONFIG_MII /* MII PHY management */
505#define CONFIG_ETHPRIME "FM1@DTSEC1"
506#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
507#endif
508
509/*
510* USB
511*/
512#define CONFIG_CMD_USB
513#define CONFIG_USB_STORAGE
514#define CONFIG_USB_EHCI
515#define CONFIG_USB_EHCI_FSL
516#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
517#define CONFIG_CMD_EXT2
518#define CONFIG_HAS_FSL_DR_USB
519
520#define CONFIG_MMC
521
522#ifdef CONFIG_MMC
523#define CONFIG_FSL_ESDHC
524#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
525#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
526#define CONFIG_CMD_MMC
527#define CONFIG_GENERIC_MMC
528#define CONFIG_CMD_EXT2
529#define CONFIG_CMD_FAT
530#define CONFIG_DOS_PARTITION
Haijun.Zhangef38f3f2013-10-31 09:38:19 +0800531#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Haijun.Zhangf7e27cc2014-01-10 13:52:17 +0800532#define CONFIG_ESDHC_DETECT_QUIRK \
533 (!(readb(QIXIS_BASE + QIXIS_BRDCFG5) & QIXIS_MUX_SDHC) || \
534 IS_SVR_REV(get_svr(), 1, 0))
Haijun.Zhangd47e3d22014-01-10 13:52:18 +0800535#define CONFIG_ESDHC_DETECT_8_BIT_QUIRK \
536 (!(readb(QIXIS_BASE + QIXIS_BRDCFG5) & QIXIS_MUX_SDHC_WIDTH8))
York Sun1cb19fb2013-06-27 10:48:29 -0700537#endif
538
539#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
540
541#define __USB_PHY_TYPE utmi
542
543/*
544 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
545 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
546 * interleaving. It can be cacheline, page, bank, superbank.
547 * See doc/README.fsl-ddr for details.
548 */
549#ifdef CONFIG_PPC_T4240
550#define CTRL_INTLV_PREFERED 3way_4KB
551#else
552#define CTRL_INTLV_PREFERED cacheline
553#endif
554
555#define CONFIG_EXTRA_ENV_SETTINGS \
556 "hwconfig=fsl_ddr:" \
557 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
558 "bank_intlv=auto;" \
559 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
560 "netdev=eth0\0" \
561 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
562 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
563 "tftpflash=tftpboot $loadaddr $uboot && " \
564 "protect off $ubootaddr +$filesize && " \
565 "erase $ubootaddr +$filesize && " \
566 "cp.b $loadaddr $ubootaddr $filesize && " \
567 "protect on $ubootaddr +$filesize && " \
568 "cmp.b $loadaddr $ubootaddr $filesize\0" \
569 "consoledev=ttyS0\0" \
570 "ramdiskaddr=2000000\0" \
571 "ramdiskfile=t4240qds/ramdisk.uboot\0" \
572 "fdtaddr=c00000\0" \
573 "fdtfile=t4240qds/t4240qds.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500574 "bdev=sda3\0"
York Sun1cb19fb2013-06-27 10:48:29 -0700575
576#define CONFIG_HVBOOT \
577 "setenv bootargs config-addr=0x60000000; " \
578 "bootm 0x01000000 - 0x00f00000"
579
580#define CONFIG_ALU \
581 "setenv bootargs root=/dev/$bdev rw " \
582 "console=$consoledev,$baudrate $othbootargs;" \
583 "cpu 1 release 0x01000000 - - -;" \
584 "cpu 2 release 0x01000000 - - -;" \
585 "cpu 3 release 0x01000000 - - -;" \
586 "cpu 4 release 0x01000000 - - -;" \
587 "cpu 5 release 0x01000000 - - -;" \
588 "cpu 6 release 0x01000000 - - -;" \
589 "cpu 7 release 0x01000000 - - -;" \
590 "go 0x01000000"
591
592#define CONFIG_LINUX \
593 "setenv bootargs root=/dev/ram rw " \
594 "console=$consoledev,$baudrate $othbootargs;" \
595 "setenv ramdiskaddr 0x02000000;" \
596 "setenv fdtaddr 0x00c00000;" \
597 "setenv loadaddr 0x1000000;" \
598 "bootm $loadaddr $ramdiskaddr $fdtaddr"
599
600#define CONFIG_HDBOOT \
601 "setenv bootargs root=/dev/$bdev rw " \
602 "console=$consoledev,$baudrate $othbootargs;" \
603 "tftp $loadaddr $bootfile;" \
604 "tftp $fdtaddr $fdtfile;" \
605 "bootm $loadaddr - $fdtaddr"
606
607#define CONFIG_NFSBOOTCOMMAND \
608 "setenv bootargs root=/dev/nfs rw " \
609 "nfsroot=$serverip:$rootpath " \
610 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
611 "console=$consoledev,$baudrate $othbootargs;" \
612 "tftp $loadaddr $bootfile;" \
613 "tftp $fdtaddr $fdtfile;" \
614 "bootm $loadaddr - $fdtaddr"
615
616#define CONFIG_RAMBOOTCOMMAND \
617 "setenv bootargs root=/dev/ram rw " \
618 "console=$consoledev,$baudrate $othbootargs;" \
619 "tftp $ramdiskaddr $ramdiskfile;" \
620 "tftp $loadaddr $bootfile;" \
621 "tftp $fdtaddr $fdtfile;" \
622 "bootm $loadaddr $ramdiskaddr $fdtaddr"
623
624#define CONFIG_BOOTCOMMAND CONFIG_LINUX
625
York Sun1cb19fb2013-06-27 10:48:29 -0700626#include <asm/fsl_secure_boot.h>
York Sun1cb19fb2013-06-27 10:48:29 -0700627
628#endif /* __CONFIG_H */