blob: d9bb1fc52c6b10f8d28772d711746768ad5bf263 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +01002/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +02003 * Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com>
4 *
5 * based on previous work by
6 *
Ulf Samuelssoncb82a532009-03-27 23:26:43 +01007 * Ulf Samuelsson <ulf@atmel.com>
8 * Rick Bronson <rick@efn.org>
9 *
10 * Configuration settings for the AT91RM9200EK board.
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010011 */
12
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020013#ifndef __AT91RM9200EK_CONFIG_H__
14#define __AT91RM9200EK_CONFIG_H__
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010015
Alexey Brodkin1ace4022014-02-26 17:47:58 +040016#include <linux/sizes.h>
Jens Scharsig425de622010-02-03 22:45:42 +010017
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010018/*
Andreas Bießmann3a4ff8b2010-11-30 09:45:03 +000019 * set some initial configurations depending on configure target
20 *
21 * at91rm9200ek_config -> boot from 0x0 in NOR Flash at CS0
22 * at91rm9200ek_ram_config -> continue booting from 0x20100000 in RAM; lowlevel
23 * initialisation was done by some preloader
24 */
25#ifdef CONFIG_RAMBOOT
26#define CONFIG_SKIP_LOWLEVEL_INIT
Andreas Bießmann3a4ff8b2010-11-30 09:45:03 +000027#endif
28
29/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020030 * AT91C_XTAL_CLOCK is the frequency of external xtal in hertz
31 * AT91C_MAIN_CLOCK is the frequency of PLLA output
32 * AT91C_MASTER_CLOCK is the peripherial clock
33 * CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely
34 * set in arch/arm/cpu/arm920t/at91/timer.c)
35 * CONFIG_SYS_HZ is the tick rate for timer tc0
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010036 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020037#define AT91C_XTAL_CLOCK 18432000
Andreas Bießmann6a372e92011-06-12 01:49:12 +000038#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020039#define AT91C_MAIN_CLOCK ((AT91C_XTAL_CLOCK / 4) * 39)
40#define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3 )
41#define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020042
43/* CPU configuration */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020044#define CONFIG_AT91RM9200
45#define CONFIG_AT91RM9200EK
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020046#define USE_920T_MMU
47
Andreas Bießmann6a372e92011-06-12 01:49:12 +000048#include <asm/hardware.h> /* needed for port definitions */
49
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020050#define CONFIG_CMDLINE_TAG
51#define CONFIG_SETUP_MEMORY_TAGS
52#define CONFIG_INITRD_TAG
53
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010054/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020055 * Memory Configuration
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010056 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020057#define CONFIG_SYS_SDRAM_BASE 0x20000000
58#define CONFIG_SYS_SDRAM_SIZE SZ_32M
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010059
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020060#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
61#define CONFIG_SYS_MEMTEST_END \
62 (CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - SZ_256K)
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010063
64/*
65 * LowLevel Init
66 */
67#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020068#define CONFIG_SYS_USE_MAIN_OSCILLATOR
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010069/* flash */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010070#define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
71#define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
72
73/* clocks */
74#define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
75#define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
76/* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
77#define CONFIG_SYS_MCKR_VAL 0x00000202
78
79/* sdram */
80#define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
81#define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
82#define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
83#define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
84#define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020085#define CONFIG_SYS_SDRAM CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */
Andreas Bießmann066df1a2010-12-04 11:31:46 +000086#define CONFIG_SYS_SDRAM1 (CONFIG_SYS_SDRAM_BASE+0x80)
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010087#define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
88#define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
89#define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
90#define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
91#define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
92#define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010093#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
94
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010095/*
96 * Hardware drivers
97 */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010098/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020099 * Choose a USART for serial console
100 * CONFIG_DBGU is DBGU unit on J10
101 * CONFIG_USART1 is USART1 on J14
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100102 */
Andreas Bießmann3432a932011-06-12 01:49:14 +0000103#define CONFIG_ATMEL_USART
104#define CONFIG_USART_BASE ATMEL_BASE_DBGU
105#define CONFIG_USART_ID 0/* ignored in arm */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100106
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100107/*
108 * Command line configuration.
109 */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100110
111/*
112 * Network Driver Setting
113 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200114#define CONFIG_DRIVER_AT91EMAC
115#define CONFIG_SYS_RX_ETH_BUFFER 16
116#define CONFIG_RMII
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100117
118/*
119 * NOR Flash
120 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200121#define CONFIG_FLASH_CFI_DRIVER
122#define CONFIG_SYS_FLASH_CFI
123#define CONFIG_SYS_FLASH_BASE 0x10000000
124#define PHYS_FLASH_1 CONFIG_SYS_FLASH_BASE
125#define PHYS_FLASH_SIZE SZ_8M
126#define CONFIG_SYS_MAX_FLASH_BANKS 1
127#define CONFIG_SYS_MAX_FLASH_SECT 256
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100128#define CONFIG_SYS_FLASH_PROTECTION
129
130/*
Andreas Bießmann3b835222010-10-18 22:58:31 +0200131 * USB Config
132 */
133#define CONFIG_USB_ATMEL 1
Bo Shendcd2f1a2013-10-21 16:14:00 +0800134#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Andreas Bießmann3b835222010-10-18 22:58:31 +0200135#define CONFIG_USB_OHCI_NEW 1
Andreas Bießmann3b835222010-10-18 22:58:31 +0200136
137#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
Jens Scharsig80733992011-02-19 06:17:02 +0000138#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_USB_HOST_BASE
Andreas Bießmann3b835222010-10-18 22:58:31 +0200139#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
140#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
141
142/*
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100143 * Environment Settings
144 */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100145
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100146/*
147 * after u-boot.bin
148 */
149#define CONFIG_ENV_ADDR \
150 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200151#define CONFIG_ENV_SIZE SZ_64K /* sectors are 64K here */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100152/* The following #defines are needed to get flash environment right */
153#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200154#define CONFIG_SYS_MONITOR_LEN SZ_256K
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100155
156/*
157 * Boot option
158 */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100159
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200160/* default load address */
161#define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE + SZ_16M
162#define CONFIG_ENV_OVERWRITE
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100163
164/*
165 * Shell Settings
166 */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100167
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100168/*
169 * Size of malloc() pool
170 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200171#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \
172 SZ_4K)
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100173
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200174#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200175 - GENERATED_GBL_DATA_SIZE)
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200176
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200177#endif /* __AT91RM9200EK_CONFIG_H__ */