blob: b4f481fa53b2376387b692bae10bc2dac8eca221 [file] [log] [blame]
Jason Liu23608e22011-11-25 00:18:02 +00001/*
2 * Based on the iomux-v3.c from Linux kernel:
3 * Copyright (C) 2008 by Sascha Hauer <kernel@pengutronix.de>
4 * Copyright (C) 2009 by Jan Weitzel Phytec Messtechnik GmbH,
5 * <armlinux@phytec.de>
6 *
7 * Copyright (C) 2004-2011 Freescale Semiconductor, Inc.
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Jason Liu23608e22011-11-25 00:18:02 +000010 */
11#include <common.h>
12#include <asm/io.h>
13#include <asm/arch/imx-regs.h>
Stefano Babic5d2ad2b2014-06-25 12:48:06 +020014#if !defined(CONFIG_MX25) && !defined(CONFIG_VF610)
Tim Harvey5bf497e2014-06-02 16:13:24 -070015#include <asm/arch/sys_proto.h>
Stefano Babic67a04ab2014-06-06 10:58:47 +020016#endif
Troy Kiskyaf2a35f2012-07-19 08:18:22 +000017#include <asm/imx-common/iomux-v3.h>
Jason Liu23608e22011-11-25 00:18:02 +000018
19static void *base = (void *)IOMUXC_BASE_ADDR;
20
21/*
22 * configures a single pad in the iomuxer
23 */
Stefan Roese59efa052013-04-10 23:06:46 +000024void imx_iomux_v3_setup_pad(iomux_v3_cfg_t pad)
Jason Liu23608e22011-11-25 00:18:02 +000025{
26 u32 mux_ctrl_ofs = (pad & MUX_CTRL_OFS_MASK) >> MUX_CTRL_OFS_SHIFT;
27 u32 mux_mode = (pad & MUX_MODE_MASK) >> MUX_MODE_SHIFT;
28 u32 sel_input_ofs =
29 (pad & MUX_SEL_INPUT_OFS_MASK) >> MUX_SEL_INPUT_OFS_SHIFT;
30 u32 sel_input =
31 (pad & MUX_SEL_INPUT_MASK) >> MUX_SEL_INPUT_SHIFT;
32 u32 pad_ctrl_ofs =
33 (pad & MUX_PAD_CTRL_OFS_MASK) >> MUX_PAD_CTRL_OFS_SHIFT;
34 u32 pad_ctrl = (pad & MUX_PAD_CTRL_MASK) >> MUX_PAD_CTRL_SHIFT;
35
Fabio Estevam98d2cff2014-04-29 10:15:46 -030036#if defined CONFIG_MX6SL
37 /* Check whether LVE bit needs to be set */
38 if (pad_ctrl & PAD_CTL_LVE) {
39 pad_ctrl &= ~PAD_CTL_LVE;
40 pad_ctrl |= PAD_CTL_LVE_BIT;
41 }
42#endif
43
Adrian Alonso03f0e4c2015-08-11 11:19:50 -050044#ifdef CONFIG_IOMUX_LPSR
45 u32 lpsr = (pad & MUX_MODE_LPSR) >> MUX_MODE_SHIFT;
46
47 if (lpsr == IOMUX_CONFIG_LPSR) {
48 base = (void *)IOMUXC_LPSR_BASE_ADDR;
49 mux_mode &= ~IOMUX_CONFIG_LPSR;
50 /* set daisy chain sel_input */
51 if (sel_input_ofs)
52 sel_input_ofs += IOMUX_LPSR_SEL_INPUT_OFS;
53 }
54#endif
55
Jason Liu23608e22011-11-25 00:18:02 +000056 if (mux_ctrl_ofs)
57 __raw_writel(mux_mode, base + mux_ctrl_ofs);
58
59 if (sel_input_ofs)
60 __raw_writel(sel_input, base + sel_input_ofs);
61
Alison Wangcfd701b2013-05-27 22:55:41 +000062#ifdef CONFIG_IOMUX_SHARE_CONF_REG
63 if (!(pad_ctrl & NO_PAD_CTRL))
64 __raw_writel((mux_mode << PAD_MUX_MODE_SHIFT) | pad_ctrl,
65 base + pad_ctrl_ofs);
66#else
Jason Liu23608e22011-11-25 00:18:02 +000067 if (!(pad_ctrl & NO_PAD_CTRL) && pad_ctrl_ofs)
68 __raw_writel(pad_ctrl, base + pad_ctrl_ofs);
Alison Wangcfd701b2013-05-27 22:55:41 +000069#endif
Adrian Alonso03f0e4c2015-08-11 11:19:50 -050070
71#ifdef CONFIG_IOMUX_LPSR
72 if (lpsr == IOMUX_CONFIG_LPSR)
73 base = (void *)IOMUXC_BASE_ADDR;
74#endif
75
Jason Liu23608e22011-11-25 00:18:02 +000076}
77
Tim Harvey5bf497e2014-06-02 16:13:24 -070078/* configures a list of pads within declared with IOMUX_PADS macro */
Stefan Roese59efa052013-04-10 23:06:46 +000079void imx_iomux_v3_setup_multiple_pads(iomux_v3_cfg_t const *pad_list,
80 unsigned count)
Jason Liu23608e22011-11-25 00:18:02 +000081{
Eric Nelson5ae28d22012-10-03 07:26:37 +000082 iomux_v3_cfg_t const *p = pad_list;
Tim Harvey5bf497e2014-06-02 16:13:24 -070083 int stride;
Jason Liu23608e22011-11-25 00:18:02 +000084 int i;
Jason Liu23608e22011-11-25 00:18:02 +000085
Tim Harvey5bf497e2014-06-02 16:13:24 -070086#if defined(CONFIG_MX6QDL)
87 stride = 2;
88 if (!is_cpu_type(MXC_CPU_MX6Q) && !is_cpu_type(MXC_CPU_MX6D))
89 p += 1;
90#else
91 stride = 1;
92#endif
93 for (i = 0; i < count; i++) {
94 imx_iomux_v3_setup_pad(*p);
95 p += stride;
96 }
Jason Liu23608e22011-11-25 00:18:02 +000097}
Ye.Li8fe280f2014-10-30 18:53:49 +080098
99void imx_iomux_set_gpr_register(int group, int start_bit,
100 int num_bits, int value)
101{
102 int i = 0;
103 u32 reg;
104 reg = readl(base + group * 4);
105 while (num_bits) {
106 reg &= ~(1<<(start_bit + i));
107 i++;
108 num_bits--;
109 }
110 reg |= (value << start_bit);
111 writel(reg, base + group * 4);
112}
Bhuvanchandra DVd348a942015-06-01 18:37:16 +0530113
114#ifdef CONFIG_IOMUX_SHARE_CONF_REG
115void imx_iomux_gpio_set_direction(unsigned int gpio,
116 unsigned int direction)
117{
118 u32 reg;
119 /*
120 * Only on Vybrid the input/output buffer enable flags
121 * are part of the shared mux/conf register.
122 */
123 reg = readl(base + (gpio << 2));
124
125 if (direction)
126 reg |= 0x2;
127 else
128 reg &= ~0x2;
129
130 writel(reg, base + (gpio << 2));
131}
132
133void imx_iomux_gpio_get_function(unsigned int gpio, u32 *gpio_state)
134{
135 *gpio_state = readl(base + (gpio << 2)) &
136 ((0X07 << PAD_MUX_MODE_SHIFT) | PAD_CTL_OBE_IBE_ENABLE);
137}
138#endif