blob: 3b776b1d9f16c9144b83ca7c0e326691a58c8f3f [file] [log] [blame]
Magnus Lilja8449f282009-07-01 01:07:55 +02001/*
2 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3 *
4 * (C) Copyright 2004
5 * Texas Instruments.
6 * Richard Woodruff <r-woodruff2@ti.com>
7 * Kshitij Gupta <kshitij@ti.com>
8 *
9 * Configuration settings for the Freescale i.MX31 PDK board.
10 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020011 * SPDX-License-Identifier: GPL-2.0+
Magnus Lilja8449f282009-07-01 01:07:55 +020012 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
Stefano Babic86271112011-03-14 15:43:56 +010017#include <asm/arch/imx-regs.h>
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010018
Magnus Lilja8449f282009-07-01 01:07:55 +020019/* High Level Configuration Options */
Masahiro Yamada3fd968e2014-11-06 14:59:37 +090020#define CONFIG_MX31 /* This is a mx31 */
Magnus Lilja8449f282009-07-01 01:07:55 +020021
Fabio Estevame89f1f92011-04-26 11:04:37 +000022#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
23#define CONFIG_SETUP_MEMORY_TAGS
24#define CONFIG_INITRD_TAG
Magnus Lilja8449f282009-07-01 01:07:55 +020025
Fabio Estevam9aa3c6a2011-09-22 08:07:14 +000026#define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
27
Benoît Thébaudeauda962b72013-04-11 09:35:51 +000028#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
29#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
30#define CONFIG_SPL_MAX_SIZE 2048
Benoît Thébaudeauda962b72013-04-11 09:35:51 +000031
32#define CONFIG_SPL_TEXT_BASE 0x87dc0000
33#define CONFIG_SYS_TEXT_BASE 0x87e00000
34
35#ifndef CONFIG_SPL_BUILD
Magnus Lilja8449f282009-07-01 01:07:55 +020036#define CONFIG_SKIP_LOWLEVEL_INIT
Magnus Liljad08e5ca2009-07-04 10:31:24 +020037#endif
Magnus Lilja8449f282009-07-01 01:07:55 +020038
39/*
40 * Size of malloc() pool
41 */
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010042#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
Magnus Lilja8449f282009-07-01 01:07:55 +020043
44/*
45 * Hardware drivers
46 */
47
Fabio Estevame89f1f92011-04-26 11:04:37 +000048#define CONFIG_MXC_UART
Stefano Babic40f6fff2011-11-22 15:22:39 +010049#define CONFIG_MXC_UART_BASE UART1_BASE
Stefano Babic6f2a4be2011-09-07 10:51:43 +000050#define CONFIG_MXC_GPIO
Magnus Lilja8449f282009-07-01 01:07:55 +020051
Fabio Estevame89f1f92011-04-26 11:04:37 +000052#define CONFIG_HARD_SPI
53#define CONFIG_MXC_SPI
Magnus Lilja8449f282009-07-01 01:07:55 +020054#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic9f481e92010-08-23 20:41:19 +020055#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Magnus Lilja8449f282009-07-01 01:07:55 +020056
Stefano Babic877a4382011-10-08 11:04:22 +020057/* PMIC Controller */
Łukasz Majewskibe3b51a2012-11-13 03:22:14 +000058#define CONFIG_POWER
59#define CONFIG_POWER_SPI
60#define CONFIG_POWER_FSL
Stefano Babicdfe5e142010-04-16 17:11:19 +020061#define CONFIG_FSL_PMIC_BUS 1
62#define CONFIG_FSL_PMIC_CS 2
63#define CONFIG_FSL_PMIC_CLK 1000000
Stefano Babic9f481e92010-08-23 20:41:19 +020064#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babic877a4382011-10-08 11:04:22 +020065#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam4e8b7542011-10-24 06:44:15 +000066#define CONFIG_RTC_MC13XXX
Magnus Lilja8449f282009-07-01 01:07:55 +020067
Magnus Lilja8449f282009-07-01 01:07:55 +020068/* allow to overwrite serial and ethaddr */
69#define CONFIG_ENV_OVERWRITE
70#define CONFIG_CONS_INDEX 1
Magnus Lilja8449f282009-07-01 01:07:55 +020071
Magnus Lilja8449f282009-07-01 01:07:55 +020072#define CONFIG_EXTRA_ENV_SETTINGS \
73 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
74 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
75 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
76 "bootcmd=run bootcmd_net\0" \
77 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010078 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
Benoît Thébaudeauda962b72013-04-11 09:35:51 +000079 "prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; " \
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010080 "nand erase 0x0 0x40000; " \
81 "nand write 0x81000000 0x0 0x40000\0"
Magnus Lilja8449f282009-07-01 01:07:55 +020082
Fabio Estevame89f1f92011-04-26 11:04:37 +000083#define CONFIG_SMC911X
Ben Warren736fead2009-07-20 22:01:11 -070084#define CONFIG_SMC911X_BASE 0xB6000000
Fabio Estevame89f1f92011-04-26 11:04:37 +000085#define CONFIG_SMC911X_32_BIT
Magnus Lilja8449f282009-07-01 01:07:55 +020086
87/*
88 * Miscellaneous configurable options
89 */
90#define CONFIG_SYS_LONGHELP /* undef to save memory */
Magnus Lilja8449f282009-07-01 01:07:55 +020091#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Magnus Lilja8449f282009-07-01 01:07:55 +020092/* max number of command args */
93#define CONFIG_SYS_MAXARGS 16
94/* Boot Argument Buffer Size */
95#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
96
97/* memtest works on */
98#define CONFIG_SYS_MEMTEST_START 0x80000000
Fabio Estevam304e49e2012-02-09 14:25:07 +000099#define CONFIG_SYS_MEMTEST_END 0x80010000
Magnus Lilja8449f282009-07-01 01:07:55 +0200100
101/* default load address */
102#define CONFIG_SYS_LOAD_ADDR 0x81000000
103
Fabio Estevame89f1f92011-04-26 11:04:37 +0000104#define CONFIG_CMDLINE_EDITING
Magnus Lilja8449f282009-07-01 01:07:55 +0200105
106/*-----------------------------------------------------------------------
Magnus Lilja8449f282009-07-01 01:07:55 +0200107 * Physical Memory Map
108 */
109#define CONFIG_NR_DRAM_BANKS 1
110#define PHYS_SDRAM_1 CSD0_BASE
111#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
112
Fabio Estevamed3df722011-02-09 01:17:55 +0000113#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
114#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
115#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
Fabio Estevam026ca652011-07-04 09:29:46 +0000116#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
117 GENERATED_GBL_DATA_SIZE)
118#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
Benoît Thébaudeauda962b72013-04-11 09:35:51 +0000119 CONFIG_SYS_INIT_RAM_SIZE)
Fabio Estevamed3df722011-02-09 01:17:55 +0000120
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900121/*
122 * environment organization
Magnus Lilja8449f282009-07-01 01:07:55 +0200123 */
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100124#define CONFIG_ENV_OFFSET 0x40000
125#define CONFIG_ENV_OFFSET_REDUND 0x60000
126#define CONFIG_ENV_SIZE (128 * 1024)
Magnus Lilja8449f282009-07-01 01:07:55 +0200127
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100128/*
129 * NAND driver
130 */
131#define CONFIG_NAND_MXC
132#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
133#define CONFIG_SYS_MAX_NAND_DEVICE 1
134#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
135#define CONFIG_MXC_NAND_HWECC
136#define CONFIG_SYS_NAND_LARGEPAGE
Magnus Lilja8449f282009-07-01 01:07:55 +0200137
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200138/* NAND configuration for the NAND_SPL */
139
Bin Menga1875592016-02-05 19:30:11 -0800140/* Start copying real U-Boot from the second page */
Benoît Thébaudeauda962b72013-04-11 09:35:51 +0000141#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
142#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x3f800
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200143/* Load U-Boot to this address */
Benoît Thébaudeauda962b72013-04-11 09:35:51 +0000144#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200145#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
146
147#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
148#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
149#define CONFIG_SYS_NAND_PAGE_COUNT 64
150#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
151#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
152
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200153/* Configuration of lowlevel_init.S (clocks and SDRAM) */
154#define CCM_CCMR_SETUP 0x074B0BF5
Benoît Thébaudeau9e0081d2012-08-14 08:43:07 +0000155#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
156 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \
157 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \
158 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
159#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200160 PLL_MFN(12))
161
162#define ESDMISC_MDDR_SETUP 0x00000004
163#define ESDMISC_MDDR_RESET_DL 0x0000000c
164#define ESDCFG0_MDDR_SETUP 0x006ac73a
165
166#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
167#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
168 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
169#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
170#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
171#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
172#define ESDCTL_RW ESDCTL_SETTINGS
173
Magnus Lilja8449f282009-07-01 01:07:55 +0200174#endif /* __CONFIG_H */