blob: 7d1709c880afdc799e7c09f8ef3100c247e4ef33 [file] [log] [blame]
Vitaly Andrianovef509b92014-04-04 13:16:53 -04001/*
Hao Zhange5951072014-07-09 23:44:46 +03002 * Keystone : Board initialization
Vitaly Andrianovef509b92014-04-04 13:16:53 -04003 *
Hao Zhange5951072014-07-09 23:44:46 +03004 * (C) Copyright 2014
Vitaly Andrianovef509b92014-04-04 13:16:53 -04005 * Texas Instruments Incorporated, <www.ti.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
Hao Zhange5951072014-07-09 23:44:46 +030010#include "board.h"
Vitaly Andrianovef509b92014-04-04 13:16:53 -040011#include <common.h>
Hao Zhang5ec66b12014-10-22 16:32:31 +030012#include <spl.h>
Vitaly Andrianovef509b92014-04-04 13:16:53 -040013#include <exports.h>
14#include <fdt_support.h>
Khoronzhuk, Ivan0b868582014-07-09 19:48:40 +030015#include <asm/arch/ddr3.h>
Khoronzhuk, Ivan497e9e02014-09-29 22:17:24 +030016#include <asm/arch/psc_defs.h>
Lokesh Vutla8626cb82015-10-08 11:31:47 +053017#include <asm/arch/clock.h>
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030018#include <asm/ti-common/ti-aemif.h>
Khoronzhuk, Ivan0935cac2014-09-29 22:17:22 +030019#include <asm/ti-common/keystone_net.h>
Vitaly Andrianovef509b92014-04-04 13:16:53 -040020
21DECLARE_GLOBAL_DATA_PTR;
22
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030023static struct aemif_config aemif_configs[] = {
Vitaly Andrianovef509b92014-04-04 13:16:53 -040024 { /* CS0 */
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030025 .mode = AEMIF_MODE_NAND,
Vitaly Andrianovef509b92014-04-04 13:16:53 -040026 .wr_setup = 0xf,
27 .wr_strobe = 0x3f,
28 .wr_hold = 7,
29 .rd_setup = 0xf,
30 .rd_strobe = 0x3f,
31 .rd_hold = 7,
32 .turn_around = 3,
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030033 .width = AEMIF_WIDTH_8,
Vitaly Andrianovef509b92014-04-04 13:16:53 -040034 },
Vitaly Andrianovef509b92014-04-04 13:16:53 -040035};
36
37int dram_init(void)
38{
Vitaly Andrianov66c98a02015-02-11 14:07:58 -050039 u32 ddr3_size;
40
41 ddr3_size = ddr3_init();
Vitaly Andrianovef509b92014-04-04 13:16:53 -040042
43 gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
44 CONFIG_MAX_RAM_BANK_SIZE);
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030045 aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
Vitaly Andrianov235dd6e2015-09-19 16:26:43 +053046 if (ddr3_size)
47 ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size);
Vitaly Andrianovef509b92014-04-04 13:16:53 -040048 return 0;
49}
50
Hao Zhange5951072014-07-09 23:44:46 +030051int board_init(void)
52{
Nishanth Menon59d4cd22015-07-22 18:05:43 -050053 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Karicheri, Muralidharanfc9a8e82014-04-01 15:01:13 -040054
Hao Zhange5951072014-07-09 23:44:46 +030055 return 0;
56}
57
58#ifdef CONFIG_DRIVER_TI_KEYSTONE_NET
Mugunthan V N03690082016-02-02 15:51:31 +053059#ifndef CONFIG_DM_ETH
Karicheri, Muralidharanfc9a8e82014-04-01 15:01:13 -040060int get_eth_env_param(char *env_name)
61{
62 char *env;
Hao Zhange5951072014-07-09 23:44:46 +030063 int res = -1;
Karicheri, Muralidharanfc9a8e82014-04-01 15:01:13 -040064
65 env = getenv(env_name);
66 if (env)
67 res = simple_strtol(env, NULL, 0);
68
69 return res;
70}
71
72int board_eth_init(bd_t *bis)
73{
Hao Zhange5951072014-07-09 23:44:46 +030074 int j;
75 int res;
76 int port_num;
77 char link_type_name[32];
Karicheri, Muralidharanfc9a8e82014-04-01 15:01:13 -040078
Vitaly Andrianov91266cc2015-09-19 16:26:52 +053079 if (cpu_is_k2g())
80 writel(KS2_ETHERNET_RGMII, KS2_ETHERNET_CFG);
81
Khoronzhuk, Ivan497e9e02014-09-29 22:17:24 +030082 /* By default, select PA PLL clock as PA clock source */
Vitaly Andrianov91266cc2015-09-19 16:26:52 +053083#ifndef CONFIG_SOC_K2G
Khoronzhuk, Ivan497e9e02014-09-29 22:17:24 +030084 if (psc_enable_module(KS2_LPSC_PA))
85 return -1;
Vitaly Andrianov91266cc2015-09-19 16:26:52 +053086#endif
Khoronzhuk, Ivan497e9e02014-09-29 22:17:24 +030087 if (psc_enable_module(KS2_LPSC_CPGMAC))
88 return -1;
89 if (psc_enable_module(KS2_LPSC_CRYPTO))
90 return -1;
91
Lokesh Vutla8626cb82015-10-08 11:31:47 +053092 if (cpu_is_k2e() || cpu_is_k2l())
93 pll_pa_clk_sel();
94
Hao Zhange5951072014-07-09 23:44:46 +030095 port_num = get_num_eth_ports();
96
97 for (j = 0; j < port_num; j++) {
Karicheri, Muralidharanfc9a8e82014-04-01 15:01:13 -040098 sprintf(link_type_name, "sgmii%d_link_type", j);
99 res = get_eth_env_param(link_type_name);
100 if (res >= 0)
101 eth_priv_cfg[j].sgmii_link_type = res;
102
103 keystone2_emac_initialize(&eth_priv_cfg[j]);
104 }
105
106 return 0;
107}
108#endif
Mugunthan V N03690082016-02-02 15:51:31 +0530109#endif
Karicheri, Muralidharanfc9a8e82014-04-01 15:01:13 -0400110
Hao Zhang5ec66b12014-10-22 16:32:31 +0300111#ifdef CONFIG_SPL_BUILD
112void spl_board_init(void)
113{
114 spl_init_keystone_plls();
115 preloader_console_init();
116}
117
118u32 spl_boot_device(void)
119{
120#if defined(CONFIG_SPL_SPI_LOAD)
121 return BOOT_DEVICE_SPI;
122#else
123 puts("Unknown boot device\n");
124 hang();
125#endif
126}
127#endif
128
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400129#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
Simon Glasse895a4b2014-10-23 18:58:47 -0600130int ft_board_setup(void *blob, bd_t *bd)
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400131{
Hao Zhange5951072014-07-09 23:44:46 +0300132 int lpae;
133 char *env;
134 char *endp;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400135 int nbanks;
Hao Zhange5951072014-07-09 23:44:46 +0300136 u64 size[2];
137 u64 start[2];
Hao Zhange5951072014-07-09 23:44:46 +0300138 int nodeoffset;
139 u32 ddr3a_size;
140 int unitrd_fixup = 0;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400141
142 env = getenv("mem_lpae");
143 lpae = env && simple_strtol(env, NULL, 0);
Murali Karicheri0bedbb82014-07-09 23:44:45 +0300144 env = getenv("uinitrd_fixup");
145 unitrd_fixup = env && simple_strtol(env, NULL, 0);
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400146
147 ddr3a_size = 0;
148 if (lpae) {
149 env = getenv("ddr3a_size");
150 if (env)
151 ddr3a_size = simple_strtol(env, NULL, 10);
152 if ((ddr3a_size != 8) && (ddr3a_size != 4))
153 ddr3a_size = 0;
154 }
155
156 nbanks = 1;
157 start[0] = bd->bi_dram[0].start;
158 size[0] = bd->bi_dram[0].size;
159
160 /* adjust memory start address for LPAE */
161 if (lpae) {
Hao Zhange5951072014-07-09 23:44:46 +0300162 start[0] -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400163 start[0] += CONFIG_SYS_LPAE_SDRAM_BASE;
164 }
165
166 if ((size[0] == 0x80000000) && (ddr3a_size != 0)) {
167 size[1] = ((u64)ddr3a_size - 2) << 30;
168 start[1] = 0x880000000;
169 nbanks++;
170 }
171
172 /* reserve memory at start of bank */
Khoronzhuk, Ivan30491fc2014-11-04 20:48:47 +0200173 env = getenv("mem_reserve_head");
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400174 if (env) {
175 start[0] += ustrtoul(env, &endp, 0);
176 size[0] -= ustrtoul(env, &endp, 0);
177 }
178
Khoronzhuk, Ivan30491fc2014-11-04 20:48:47 +0200179 env = getenv("mem_reserve");
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400180 if (env)
181 size[0] -= ustrtoul(env, &endp, 0);
182
183 fdt_fixup_memory_banks(blob, start, size, nbanks);
184
185 /* Fix up the initrd */
Murali Karicheri0bedbb82014-07-09 23:44:45 +0300186 if (lpae && unitrd_fixup) {
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400187 int err;
Hao Zhange5951072014-07-09 23:44:46 +0300188 u32 *prop1, *prop2;
189 u64 initrd_start, initrd_end;
Murali Karicheri0bedbb82014-07-09 23:44:45 +0300190
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400191 nodeoffset = fdt_path_offset(blob, "/chosen");
192 if (nodeoffset >= 0) {
193 prop1 = (u32 *)fdt_getprop(blob, nodeoffset,
194 "linux,initrd-start", NULL);
195 prop2 = (u32 *)fdt_getprop(blob, nodeoffset,
196 "linux,initrd-end", NULL);
197 if (prop1 && prop2) {
198 initrd_start = __be32_to_cpu(*prop1);
Hao Zhange5951072014-07-09 23:44:46 +0300199 initrd_start -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400200 initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE;
201 initrd_start = __cpu_to_be64(initrd_start);
202 initrd_end = __be32_to_cpu(*prop2);
Hao Zhange5951072014-07-09 23:44:46 +0300203 initrd_end -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400204 initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE;
205 initrd_end = __cpu_to_be64(initrd_end);
206
207 err = fdt_delprop(blob, nodeoffset,
208 "linux,initrd-start");
209 if (err < 0)
210 puts("error deleting initrd-start\n");
211
212 err = fdt_delprop(blob, nodeoffset,
213 "linux,initrd-end");
214 if (err < 0)
215 puts("error deleting initrd-end\n");
216
217 err = fdt_setprop(blob, nodeoffset,
218 "linux,initrd-start",
219 &initrd_start,
220 sizeof(initrd_start));
221 if (err < 0)
222 puts("error adding initrd-start\n");
223
224 err = fdt_setprop(blob, nodeoffset,
225 "linux,initrd-end",
226 &initrd_end,
227 sizeof(initrd_end));
228 if (err < 0)
229 puts("error adding linux,initrd-end\n");
230 }
231 }
232 }
Simon Glasse895a4b2014-10-23 18:58:47 -0600233
234 return 0;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400235}
236
237void ft_board_setup_ex(void *blob, bd_t *bd)
238{
Hao Zhange5951072014-07-09 23:44:46 +0300239 int lpae;
240 u64 size;
241 char *env;
242 u64 *reserve_start;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400243
244 env = getenv("mem_lpae");
245 lpae = env && simple_strtol(env, NULL, 0);
246
247 if (lpae) {
248 /*
249 * the initrd and other reserved memory areas are
250 * embedded in in the DTB itslef. fix up these addresses
251 * to 36 bit format
252 */
253 reserve_start = (u64 *)((char *)blob +
254 fdt_off_mem_rsvmap(blob));
255 while (1) {
256 *reserve_start = __cpu_to_be64(*reserve_start);
257 size = __cpu_to_be64(*(reserve_start + 1));
258 if (size) {
Hao Zhange5951072014-07-09 23:44:46 +0300259 *reserve_start -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400260 *reserve_start +=
261 CONFIG_SYS_LPAE_SDRAM_BASE;
262 *reserve_start =
263 __cpu_to_be64(*reserve_start);
264 } else {
265 break;
266 }
267 reserve_start += 2;
268 }
269 }
Vitaly Andrianov89f44bb2014-10-22 17:47:58 +0300270
271 ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE);
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400272}
273#endif