blob: 2b638bf7335a1f73f34b41e0f27ca5ca004c63d5 [file] [log] [blame]
Tim Schendekehl14c32612011-11-01 23:55:01 +00001/*
2 * (C) Copyright 2011
3 * egnite GmbH <info@egnite.de>
4 *
5 * Configuation settings for Ethernut 5 with AT91SAM9XE.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Tim Schendekehl14c32612011-11-01 23:55:01 +00008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#include <asm/hardware.h>
14
Tim Schendekehl6dbeb892014-06-12 17:25:36 +020015#define CONFIG_SYS_GENERIC_BOARD
16
Tim Schendekehl14c32612011-11-01 23:55:01 +000017/* The first stage boot loader expects u-boot running at this address. */
18#define CONFIG_SYS_TEXT_BASE 0x27000000 /* 16MB available */
19
20/* The first stage boot loader takes care of low level initialization. */
21#define CONFIG_SKIP_LOWLEVEL_INIT
22
23/* Set our official architecture number. */
24#define MACH_TYPE_ETHERNUT5 1971
25#define CONFIG_MACH_TYPE MACH_TYPE_ETHERNUT5
26
27/* CPU information */
Tim Schendekehl14c32612011-11-01 23:55:01 +000028#define CONFIG_DISPLAY_CPUINFO /* Display at console. */
29#define CONFIG_ARCH_CPU_INIT
30
31/* ARM asynchronous clock */
32#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
33#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432 MHz crystal */
Tim Schendekehl14c32612011-11-01 23:55:01 +000034
35/* 32kB internal SRAM */
36#define CONFIG_SRAM_BASE 0x00300000 /*AT91SAM9XE_SRAM_BASE */
37#define CONFIG_SRAM_SIZE (32 << 10)
Rob Herring3d6ba912012-07-13 09:44:01 +000038#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SRAM_BASE + CONFIG_SRAM_SIZE - \
39 GENERATED_GBL_DATA_SIZE)
Tim Schendekehl14c32612011-11-01 23:55:01 +000040
41/* 128MB SDRAM in 1 bank */
42#define CONFIG_NR_DRAM_BANKS 1
43#define CONFIG_SYS_SDRAM_BASE 0x20000000
44#define CONFIG_SYS_SDRAM_SIZE (128 << 20)
45#define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE
46#define CONFIG_LOADADDR CONFIG_SYS_LOAD_ADDR
47#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (1 << 20))
48#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
49#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE \
50 - CONFIG_SYS_MALLOC_LEN)
51
52/* 512kB on-chip NOR flash */
53# define CONFIG_SYS_MAX_FLASH_BANKS 1
54# define CONFIG_SYS_FLASH_BASE 0x00200000 /* AT91SAM9XE_FLASH_BASE */
55# define CONFIG_AT91_EFLASH
56# define CONFIG_SYS_MAX_FLASH_SECT 32
57# define CONFIG_SYS_FLASH_PROTECTION /* First stage loader in sector 0 */
58# define CONFIG_EFLASH_PROTSECTORS 1
59
60/* 512kB DataFlash at NPCS0 */
61#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
62#define CONFIG_HAS_DATAFLASH
63#define CONFIG_SPI_FLASH
64#define CONFIG_SPI_FLASH_ATMEL
65#define CONFIG_ATMEL_DATAFLASH_SPI
66#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000
67#define DATAFLASH_TCSS (0x1a << 16)
68#define DATAFLASH_TCHS (0x1 << 24)
69
70#define CONFIG_ENV_IS_IN_SPI_FLASH
71#define CONFIG_ENV_OFFSET 0x3DE000
72#define CONFIG_ENV_SECT_SIZE (132 << 10)
73#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
74#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 \
75 + CONFIG_ENV_OFFSET)
76#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 \
77 + 0x042000)
78
79/* SPI */
80#define CONFIG_ATMEL_SPI
Tim Schendekehl14c32612011-11-01 23:55:01 +000081#define AT91_SPI_CLK 15000000
82
83/* Serial port */
84#define CONFIG_ATMEL_USART
85#define CONFIG_USART3 /* USART 3 is DBGU */
86#define CONFIG_BAUDRATE 115200
Tim Schendekehl14c32612011-11-01 23:55:01 +000087#define CONFIG_USART_BASE ATMEL_BASE_DBGU
88#define CONFIG_USART_ID ATMEL_ID_SYS
89
90/* Misc. hardware drivers */
91#define CONFIG_AT91_GPIO
92
93/* Command line configuration */
94#include <config_cmd_default.h>
95#undef CONFIG_CMD_BDI
96#undef CONFIG_CMD_FPGA
97#undef CONFIG_CMD_LOADS
98
99#define CONFIG_CMD_JFFS2
100#define CONFIG_CMD_MII
101#define CONFIG_CMD_MTDPARTS
102#define CONFIG_CMD_NAND
103#define CONFIG_CMD_SPI
104
105#ifdef MINIMAL_LOADER
106#undef CONFIG_CMD_CONSOLE
107#undef CONFIG_CMD_EDITENV
108#undef CONFIG_CMD_IMI
109#undef CONFIG_CMD_ITEST
110#undef CONFIG_CMD_IMLS
111#undef CONFIG_CMD_LOADB
112#undef CONFIG_CMD_LOADS
113#undef CONFIG_CMD_NFS
114#undef CONFIG_CMD_SETGETDCR
115#undef CONFIG_CMD_XIMG
116#else
117#define CONFIG_CMD_ASKENV
118#define CONFIG_CMD_BSP
119#define CONFIG_CMD_CACHE
120#define CONFIG_CMD_CDP
121#define CONFIG_CMD_DATE
122#define CONFIG_CMD_DHCP
123#define CONFIG_CMD_DNS
124#define CONFIG_CMD_EXT2
125#define CONFIG_CMD_FAT
126#define CONFIG_CMD_I2C
127#define CONFIG_CMD_MMC
128#define CONFIG_CMD_PING
129#define CONFIG_CMD_RARP
130#define CONFIG_CMD_REISER
131#define CONFIG_CMD_SAVES
Tim Schendekehl14c32612011-11-01 23:55:01 +0000132#define CONFIG_CMD_SF
133#define CONFIG_CMD_SNTP
134#define CONFIG_CMD_UBI
135#define CONFIG_CMD_UBIFS
136#define CONFIG_CMD_UNZIP
137#define CONFIG_CMD_USB
138#endif
139
140/* NAND flash */
141#ifdef CONFIG_CMD_NAND
142#define CONFIG_SYS_MAX_NAND_DEVICE 1
143#define CONFIG_SYS_NAND_BASE 0x40000000
144#define CONFIG_SYS_NAND_DBW_8
145#define CONFIG_NAND_ATMEL
146/* our ALE is AD21 */
147#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
148/* our CLE is AD22 */
149#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Andreas Bießmannac45bb12013-11-29 12:13:45 +0100150#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14)
Tim Schendekehl14c32612011-11-01 23:55:01 +0000151#endif
152
153/* JFFS2 */
154#ifdef CONFIG_CMD_JFFS2
Tim Schendekehl14c32612011-11-01 23:55:01 +0000155#define CONFIG_JFFS2_CMDLINE
156#define CONFIG_JFFS2_NAND
157#endif
158
159/* Ethernet */
Tim Schendekehl14c32612011-11-01 23:55:01 +0000160#define CONFIG_NET_RETRY_COUNT 20
161#define CONFIG_MACB
162#define CONFIG_RMII
163#define CONFIG_PHY_ID 0
164#define CONFIG_MACB_SEARCH_PHY
165
166/* MMC */
167#ifdef CONFIG_CMD_MMC
168#define CONFIG_MMC
169#define CONFIG_GENERIC_MMC
170#define CONFIG_GENERIC_ATMEL_MCI
171#define CONFIG_SYS_MMC_CD_PIN AT91_PIO_PORTC, 8
172#endif
173
174/* USB */
175#ifdef CONFIG_CMD_USB
176#define CONFIG_USB_ATMEL
Bo Shendcd2f1a2013-10-21 16:14:00 +0800177#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Tim Schendekehl14c32612011-11-01 23:55:01 +0000178#define CONFIG_USB_OHCI_NEW
179#define CONFIG_SYS_USB_OHCI_CPU_INIT
180#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000
181#define CONFIG_SYS_USB_OHCI_SLOT_NAME "host"
182#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
183#define CONFIG_USB_STORAGE
184#endif
185
186/* RTC */
187#if defined(CONFIG_CMD_DATE) || defined(CONFIG_CMD_SNTP)
188#define CONFIG_RTC_PCF8563
189#define CONFIG_SYS_I2C_RTC_ADDR 0x51
190#endif
191
192/* I2C */
193#define CONFIG_SYS_MAX_I2C_BUS 1
Tim Schendekehl14c32612011-11-01 23:55:01 +0000194
Heiko Schocherea818db2013-01-29 08:53:15 +0100195#define CONFIG_SYS_I2C
196#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
197#define CONFIG_SYS_I2C_SOFT_SPEED 100000
198#define CONFIG_SYS_I2C_SOFT_SLAVE 0
199
Tim Schendekehl14c32612011-11-01 23:55:01 +0000200#define I2C_SOFT_DECLARATIONS
201
202#define GPIO_I2C_SCL AT91_PIO_PORTA, 24
203#define GPIO_I2C_SDA AT91_PIO_PORTA, 23
204
205#define I2C_INIT { \
206 at91_set_pio_periph(AT91_PIO_PORTA, 23, 0); \
207 at91_set_pio_multi_drive(AT91_PIO_PORTA, 23, 1); \
208 at91_set_pio_periph(AT91_PIO_PORTA, 24, 0); \
209 at91_set_pio_output(AT91_PIO_PORTA, 24, 0); \
210 at91_set_pio_multi_drive(AT91_PIO_PORTA, 24, 1); \
211}
212
213#define I2C_ACTIVE at91_set_pio_output(AT91_PIO_PORTA, 23, 0)
214#define I2C_TRISTATE at91_set_pio_input(AT91_PIO_PORTA, 23, 0)
215#define I2C_SCL(bit) at91_set_pio_value(AT91_PIO_PORTA, 24, bit)
216#define I2C_SDA(bit) at91_set_pio_value(AT91_PIO_PORTA, 23, bit)
217#define I2C_DELAY udelay(100)
218#define I2C_READ at91_get_pio_value(AT91_PIO_PORTA, 23)
219
220/* DHCP/BOOTP options */
221#ifdef CONFIG_CMD_DHCP
222#define CONFIG_BOOTP_BOOTFILESIZE
223#define CONFIG_BOOTP_BOOTPATH
224#define CONFIG_BOOTP_GATEWAY
225#define CONFIG_BOOTP_HOSTNAME
226#define CONFIG_SYS_AUTOLOAD "n"
227#endif
228
229/* File systems */
230#define CONFIG_MTD_DEVICE
231#define CONFIG_MTD_PARTITIONS
232#if defined(CONFIG_CMD_MTDPARTS) || defined(CONFIG_CMD_NAND)
233#define MTDIDS_DEFAULT "nand0=atmel_nand"
234#define MTDPARTS_DEFAULT "mtdparts=atmel_nand:-(root)"
235#endif
236#if defined(CONFIG_CMD_REISER) || defined(CONFIG_CMD_EXT2) || \
237 defined(CONFIG_CMD_USB) || defined(CONFIG_MMC)
238#define CONFIG_DOS_PARTITION
239#endif
240#define CONFIG_LZO
241#define CONFIG_RBTREE
242
243/* Boot command */
244#define CONFIG_BOOTDELAY 3
245#define CONFIG_CMDLINE_TAG
246#define CONFIG_SETUP_MEMORY_TAGS
247#define CONFIG_INITRD_TAG
248#define CONFIG_BOOTCOMMAND "cp.b 0xC00C6000 ${loadaddr} 0x294000; bootm"
249#if defined(CONFIG_CMD_NAND)
250#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
251 "root=/dev/mtdblock0 " \
252 MTDPARTS_DEFAULT \
253 " rw rootfstype=jffs2"
254#endif
255
256/* Misc. u-boot settings */
257#define CONFIG_SYS_PROMPT "U-Boot> "
258#define CONFIG_SYS_HUSH_PARSER
Tim Schendekehl14c32612011-11-01 23:55:01 +0000259#define CONFIG_SYS_CBSIZE 256
260#define CONFIG_SYS_MAXARGS 16
261#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + 16 \
262 + sizeof(CONFIG_SYS_PROMPT))
263#define CONFIG_SYS_LONGHELP
264#define CONFIG_CMDLINE_EDITING
265
266#endif