blob: 15b6e6c7098147bc63b2f38380c0ec26fb163e88 [file] [log] [blame]
wdenk03f5c552004-10-10 21:21:55 +00001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk03f5c552004-10-10 21:21:55 +00003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
wdenk03f5c552004-10-10 21:21:55 +00005 */
6
7/*
8 * mpc8555cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
wdenk03f5c552004-10-10 21:21:55 +000013#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050019#define CONFIG_CPM2 1 /* has CPM2 */
wdenk03f5c552004-10-10 21:21:55 +000020#define CONFIG_MPC8555 1 /* MPC8555 specific */
21#define CONFIG_MPC8555CDS 1 /* MPC8555CDS board specific */
22
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0xfff80000
24
wdenk03f5c552004-10-10 21:21:55 +000025#define CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +000026#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050027#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020028#define CONFIG_TSEC_ENET /* tsec ethernet support */
wdenk03f5c552004-10-10 21:21:55 +000029#define CONFIG_ENV_OVERWRITE
Kumar Gala2cfaa1a2008-01-16 01:45:10 -060030#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenk03f5c552004-10-10 21:21:55 +000031
Jon Loeliger25eedb22008-03-19 15:02:07 -050032#define CONFIG_FSL_VIA
Timur Tabie8d18542008-07-18 16:52:23 +020033
Jon Loeliger25eedb22008-03-19 15:02:07 -050034
wdenk03f5c552004-10-10 21:21:55 +000035#ifndef __ASSEMBLY__
36extern unsigned long get_clock_freq(void);
37#endif
38#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
39
40/*
41 * These can be toggled for performance analysis, otherwise use default.
42 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020043#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk03f5c552004-10-10 21:21:55 +000044#define CONFIG_BTB /* toggle branch predition */
wdenk03f5c552004-10-10 21:21:55 +000045
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
47#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk03f5c552004-10-10 21:21:55 +000048
Timur Tabie46fedf2011-08-04 18:03:41 -050049#define CONFIG_SYS_CCSRBAR 0xe0000000
50#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk03f5c552004-10-10 21:21:55 +000051
Jon Loeliger2b40edb2008-03-18 11:12:42 -050052/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070053#define CONFIG_SYS_FSL_DDR1
Jon Loeliger2b40edb2008-03-18 11:12:42 -050054#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
55#define CONFIG_DDR_SPD
56#undef CONFIG_FSL_DDR_INTERACTIVE
57
58#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
59
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
61#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk03f5c552004-10-10 21:21:55 +000062
Jon Loeliger2b40edb2008-03-18 11:12:42 -050063#define CONFIG_NUM_DDR_CONTROLLERS 1
64#define CONFIG_DIMM_SLOTS_PER_CTLR 1
65#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk03f5c552004-10-10 21:21:55 +000066
Jon Loeliger2b40edb2008-03-18 11:12:42 -050067/* I2C addresses of SPD EEPROMs */
68#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
69
70/* Make sure required options are set */
wdenk03f5c552004-10-10 21:21:55 +000071#ifndef CONFIG_SPD_EEPROM
72#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
73#endif
74
Jon Loeliger7202d432005-07-25 11:13:26 -050075#undef CONFIG_CLOCKS_IN_MHZ
76
wdenk03f5c552004-10-10 21:21:55 +000077/*
Jon Loeliger7202d432005-07-25 11:13:26 -050078 * Local Bus Definitions
wdenk03f5c552004-10-10 21:21:55 +000079 */
Jon Loeliger7202d432005-07-25 11:13:26 -050080
81/*
82 * FLASH on the Local Bus
83 * Two banks, 8M each, using the CFI driver.
84 * Boot from BR0/OR0 bank at 0xff00_0000
85 * Alternate BR1/OR1 bank at 0xff80_0000
86 *
87 * BR0, BR1:
88 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
89 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
90 * Port Size = 16 bits = BRx[19:20] = 10
91 * Use GPCM = BRx[24:26] = 000
92 * Valid = BRx[31] = 1
93 *
94 * 0 4 8 12 16 20 24 28
95 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
96 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
97 *
98 * OR0, OR1:
99 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
100 * Reserved ORx[17:18] = 11, confusion here?
101 * CSNT = ORx[20] = 1
102 * ACS = half cycle delay = ORx[21:22] = 11
103 * SCY = 6 = ORx[24:27] = 0110
104 * TRLX = use relaxed timing = ORx[29] = 1
105 * EAD = use external address latch delay = OR[31] = 1
106 *
107 * 0 4 8 12 16 20 24 28
108 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
109 */
110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
wdenk03f5c552004-10-10 21:21:55 +0000112
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_BR0_PRELIM 0xff801001
114#define CONFIG_SYS_BR1_PRELIM 0xff001001
wdenk03f5c552004-10-10 21:21:55 +0000115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_OR0_PRELIM 0xff806e65
117#define CONFIG_SYS_OR1_PRELIM 0xff806e65
wdenk03f5c552004-10-10 21:21:55 +0000118
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
120#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
121#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
122#undef CONFIG_SYS_FLASH_CHECKSUM
123#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
124#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk03f5c552004-10-10 21:21:55 +0000125
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200126#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk03f5c552004-10-10 21:21:55 +0000127
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200128#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_FLASH_CFI
130#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk03f5c552004-10-10 21:21:55 +0000131
wdenk03f5c552004-10-10 21:21:55 +0000132
133/*
Jon Loeliger7202d432005-07-25 11:13:26 -0500134 * SDRAM on the Local Bus
wdenk03f5c552004-10-10 21:21:55 +0000135 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
137#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk03f5c552004-10-10 21:21:55 +0000138
139/*
140 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk03f5c552004-10-10 21:21:55 +0000142 *
143 * For BR2, need:
144 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
145 * port-size = 32-bits = BR2[19:20] = 11
146 * no parity checking = BR2[21:22] = 00
147 * SDRAM for MSEL = BR2[24:26] = 011
148 * Valid = BR[31] = 1
149 *
150 * 0 4 8 12 16 20 24 28
151 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
152 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk03f5c552004-10-10 21:21:55 +0000154 * FIXME: the top 17 bits of BR2.
155 */
156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk03f5c552004-10-10 21:21:55 +0000158
159/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk03f5c552004-10-10 21:21:55 +0000161 *
162 * For OR2, need:
163 * 64MB mask for AM, OR2[0:7] = 1111 1100
164 * XAM, OR2[17:18] = 11
165 * 9 columns OR2[19-21] = 010
166 * 13 rows OR2[23-25] = 100
167 * EAD set for extra time OR[31] = 1
168 *
169 * 0 4 8 12 16 20 24 28
170 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
171 */
172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk03f5c552004-10-10 21:21:55 +0000174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
176#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
177#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
178#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
wdenk03f5c552004-10-10 21:21:55 +0000179
180/*
wdenk03f5c552004-10-10 21:21:55 +0000181 * Common settings for all Local Bus SDRAM commands.
182 * At run time, either BSMA1516 (for CPU 1.1)
183 * or BSMA1617 (for CPU 1.0) (old)
184 * is OR'ed in too.
185 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500186#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
187 | LSDMR_PRETOACT7 \
188 | LSDMR_ACTTORW7 \
189 | LSDMR_BL8 \
190 | LSDMR_WRC4 \
191 | LSDMR_CL3 \
192 | LSDMR_RFEN \
wdenk03f5c552004-10-10 21:21:55 +0000193 )
194
195/*
196 * The CADMUS registers are connected to CS3 on CDS.
197 * The new memory map places CADMUS at 0xf8000000.
198 *
199 * For BR3, need:
200 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
201 * port-size = 8-bits = BR[19:20] = 01
202 * no parity checking = BR[21:22] = 00
203 * GPMC for MSEL = BR[24:26] = 000
204 * Valid = BR[31] = 1
205 *
206 * 0 4 8 12 16 20 24 28
207 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
208 *
209 * For OR3, need:
210 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
211 * disable buffer ctrl OR[19] = 0
212 * CSNT OR[20] = 1
213 * ACS OR[21:22] = 11
214 * XACS OR[23] = 1
215 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
216 * SETA OR[28] = 0
217 * TRLX OR[29] = 1
218 * EHTR OR[30] = 1
219 * EAD extra time OR[31] = 1
220 *
221 * 0 4 8 12 16 20 24 28
222 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
223 */
224
Jon Loeliger25eedb22008-03-19 15:02:07 -0500225#define CONFIG_FSL_CADMUS
226
wdenk03f5c552004-10-10 21:21:55 +0000227#define CADMUS_BASE_ADDR 0xf8000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_BR3_PRELIM 0xf8000801
229#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
wdenk03f5c552004-10-10 21:21:55 +0000230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_INIT_RAM_LOCK 1
232#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200233#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk03f5c552004-10-10 21:21:55 +0000234
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200235#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk03f5c552004-10-10 21:21:55 +0000237
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
239#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk03f5c552004-10-10 21:21:55 +0000240
241/* Serial Port */
242#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_NS16550
244#define CONFIG_SYS_NS16550_SERIAL
245#define CONFIG_SYS_NS16550_REG_SIZE 1
246#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk03f5c552004-10-10 21:21:55 +0000247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk03f5c552004-10-10 21:21:55 +0000249 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
252#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk03f5c552004-10-10 21:21:55 +0000253
254/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_HUSH_PARSER
256#ifdef CONFIG_SYS_HUSH_PARSER
wdenk03f5c552004-10-10 21:21:55 +0000257#endif
258
Matthew McClintock0e163872006-06-28 10:43:36 -0500259/* pass open firmware flat tree */
Kumar Galab90d2542007-11-29 00:11:44 -0600260#define CONFIG_OF_LIBFDT 1
261#define CONFIG_OF_BOARD_SETUP 1
262#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock0e163872006-06-28 10:43:36 -0500263
Jon Loeliger20476722006-10-20 15:50:15 -0500264/*
265 * I2C
266 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200267#define CONFIG_SYS_I2C
268#define CONFIG_SYS_I2C_FSL
269#define CONFIG_SYS_FSL_I2C_SPEED 400000
270#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
271#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
272#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk03f5c552004-10-10 21:21:55 +0000273
Timur Tabie8d18542008-07-18 16:52:23 +0200274/* EEPROM */
275#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_I2C_EEPROM_CCID
277#define CONFIG_SYS_ID_EEPROM
278#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
279#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200280
wdenk03f5c552004-10-10 21:21:55 +0000281/*
282 * General PCI
283 * Addresses are mapped 1-1.
284 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600285#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600286#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600287#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600289#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600290#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
292#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000293
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600294#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600295#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600296#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600298#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600299#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
301#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000302
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700303#ifdef CONFIG_LEGACY
304#define BRIDGE_ID 17
305#define VIA_ID 2
306#else
307#define BRIDGE_ID 28
308#define VIA_ID 4
309#endif
wdenk03f5c552004-10-10 21:21:55 +0000310
311#if defined(CONFIG_PCI)
312
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200313#define CONFIG_PCI_PNP /* do pci plug-and-play */
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500314#define CONFIG_MPC85XX_PCI2
wdenk03f5c552004-10-10 21:21:55 +0000315
316#undef CONFIG_EEPRO100
317#undef CONFIG_TULIP
318
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500319#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk03f5c552004-10-10 21:21:55 +0000321
322#endif /* CONFIG_PCI */
323
324
325#if defined(CONFIG_TSEC_ENET)
326
wdenk03f5c552004-10-10 21:21:55 +0000327#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500328#define CONFIG_TSEC1 1
329#define CONFIG_TSEC1_NAME "TSEC0"
330#define CONFIG_TSEC2 1
331#define CONFIG_TSEC2_NAME "TSEC1"
wdenk03f5c552004-10-10 21:21:55 +0000332#define TSEC1_PHY_ADDR 0
333#define TSEC2_PHY_ADDR 1
wdenk03f5c552004-10-10 21:21:55 +0000334#define TSEC1_PHYIDX 0
335#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500336#define TSEC1_FLAGS TSEC_GIGABIT
337#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500338
339/* Options are: TSEC[0-1] */
340#define CONFIG_ETHPRIME "TSEC0"
wdenk03f5c552004-10-10 21:21:55 +0000341
342#endif /* CONFIG_TSEC_ENET */
343
wdenk03f5c552004-10-10 21:21:55 +0000344/*
345 * Environment
346 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200347#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200349#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
350#define CONFIG_ENV_SIZE 0x2000
wdenk03f5c552004-10-10 21:21:55 +0000351
352#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk03f5c552004-10-10 21:21:55 +0000354
Jon Loeliger2835e512007-06-13 13:22:08 -0500355/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500356 * BOOTP options
357 */
358#define CONFIG_BOOTP_BOOTFILESIZE
359#define CONFIG_BOOTP_BOOTPATH
360#define CONFIG_BOOTP_GATEWAY
361#define CONFIG_BOOTP_HOSTNAME
362
363
364/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500365 * Command line configuration.
366 */
367#include <config_cmd_default.h>
368
369#define CONFIG_CMD_PING
370#define CONFIG_CMD_I2C
371#define CONFIG_CMD_MII
Kumar Gala82ac8c92007-12-07 12:04:30 -0600372#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500373#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500374#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500375
wdenk03f5c552004-10-10 21:21:55 +0000376#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500377 #define CONFIG_CMD_PCI
wdenk03f5c552004-10-10 21:21:55 +0000378#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500379
wdenk03f5c552004-10-10 21:21:55 +0000380
381#undef CONFIG_WATCHDOG /* watchdog disabled */
382
383/*
384 * Miscellaneous configurable options
385 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500387#define CONFIG_CMDLINE_EDITING /* Command-line editing */
388#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger2835e512007-06-13 13:22:08 -0500390#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000392#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000394#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
396#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
397#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000398
399/*
400 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500401 * have to be in the first 64 MB of memory, since this is
wdenk03f5c552004-10-10 21:21:55 +0000402 * the maximum mapped by the Linux kernel during initialization.
403 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500404#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
405#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk03f5c552004-10-10 21:21:55 +0000406
Jon Loeliger2835e512007-06-13 13:22:08 -0500407#if defined(CONFIG_CMD_KGDB)
wdenk03f5c552004-10-10 21:21:55 +0000408#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk03f5c552004-10-10 21:21:55 +0000409#endif
410
wdenk03f5c552004-10-10 21:21:55 +0000411/*
412 * Environment Configuration
413 */
wdenk03f5c552004-10-10 21:21:55 +0000414#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500415#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000416#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000417#define CONFIG_HAS_ETH2
wdenk03f5c552004-10-10 21:21:55 +0000418#endif
419
420#define CONFIG_IPADDR 192.168.1.253
421
422#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000423#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000424#define CONFIG_BOOTFILE "your.uImage"
wdenk03f5c552004-10-10 21:21:55 +0000425
426#define CONFIG_SERVERIP 192.168.1.1
427#define CONFIG_GATEWAYIP 192.168.1.1
428#define CONFIG_NETMASK 255.255.255.0
429
430#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
431
432#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
433#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
434
435#define CONFIG_BAUDRATE 115200
436
437#define CONFIG_EXTRA_ENV_SETTINGS \
438 "netdev=eth0\0" \
439 "consoledev=ttyS1\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500440 "ramdiskaddr=600000\0" \
441 "ramdiskfile=your.ramdisk.u-boot\0" \
442 "fdtaddr=400000\0" \
443 "fdtfile=your.fdt.dtb\0"
wdenk03f5c552004-10-10 21:21:55 +0000444
445#define CONFIG_NFSBOOTCOMMAND \
446 "setenv bootargs root=/dev/nfs rw " \
447 "nfsroot=$serverip:$rootpath " \
448 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
449 "console=$consoledev,$baudrate $othbootargs;" \
450 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500451 "tftp $fdtaddr $fdtfile;" \
452 "bootm $loadaddr - $fdtaddr"
wdenk03f5c552004-10-10 21:21:55 +0000453
454#define CONFIG_RAMBOOTCOMMAND \
455 "setenv bootargs root=/dev/ram rw " \
456 "console=$consoledev,$baudrate $othbootargs;" \
457 "tftp $ramdiskaddr $ramdiskfile;" \
458 "tftp $loadaddr $bootfile;" \
459 "bootm $loadaddr $ramdiskaddr"
460
461#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
462
wdenk03f5c552004-10-10 21:21:55 +0000463#endif /* __CONFIG_H */