| /* |
| * Common configuration header file for all Keystone II EVM platforms |
| * |
| * (C) Copyright 2012-2014 |
| * Texas Instruments Incorporated, <www.ti.com> |
| * |
| * SPDX-License-Identifier: GPL-2.0+ |
| */ |
| |
| #ifndef __CONFIG_KS2_EVM_H |
| #define __CONFIG_KS2_EVM_H |
| |
| #define CONFIG_SOC_KEYSTONE |
| |
| /* U-Boot Build Configuration */ |
| #define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is a 2nd stage loader */ |
| #define CONFIG_BOARD_EARLY_INIT_F |
| #define CONFIG_DISPLAY_CPUINFO |
| |
| /* SoC Configuration */ |
| #define CONFIG_ARCH_CPU_INIT |
| #define CONFIG_SYS_ARCH_TIMER |
| #define CONFIG_SYS_TEXT_BASE 0x0c001000 |
| #define CONFIG_SPL_TARGET "u-boot-spi.gph" |
| #define CONFIG_SYS_DCACHE_OFF |
| |
| /* Memory Configuration */ |
| #define CONFIG_NR_DRAM_BANKS 2 |
| #define CONFIG_SYS_LPAE_SDRAM_BASE 0x800000000 |
| #define CONFIG_MAX_RAM_BANK_SIZE (2 << 30) /* 2GB */ |
| #define CONFIG_STACKSIZE (512 << 10) /* 512 KiB */ |
| #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_TEXT_BASE - \ |
| GENERATED_GBL_DATA_SIZE) |
| |
| /* SPL SPI Loader Configuration */ |
| #define CONFIG_SPL_PAD_TO 65536 |
| #define CONFIG_SPL_MAX_SIZE (CONFIG_SPL_PAD_TO - 8) |
| #define CONFIG_SPL_BSS_START_ADDR (CONFIG_SPL_TEXT_BASE + \ |
| CONFIG_SPL_MAX_SIZE) |
| #define CONFIG_SPL_BSS_MAX_SIZE (32 * 1024) |
| #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| CONFIG_SPL_BSS_MAX_SIZE) |
| #define CONFIG_SYS_SPL_MALLOC_SIZE (32 * 1024) |
| #define CONFIG_SPL_STACK_SIZE (8 * 1024) |
| #define CONFIG_SPL_STACK (CONFIG_SYS_SPL_MALLOC_START + \ |
| CONFIG_SYS_SPL_MALLOC_SIZE + \ |
| CONFIG_SPL_STACK_SIZE - 4) |
| #define CONFIG_SPL_SPI_FLASH_SUPPORT |
| #define CONFIG_SPL_SPI_SUPPORT |
| #define CONFIG_SPL_SPI_LOAD |
| #define CONFIG_SYS_SPI_U_BOOT_OFFS CONFIG_SPL_PAD_TO |
| |
| /* UART Configuration */ |
| #define CONFIG_SYS_NS16550 |
| #define CONFIG_SYS_NS16550_SERIAL |
| #define CONFIG_SYS_NS16550_MEM32 |
| #define CONFIG_SYS_NS16550_REG_SIZE -4 |
| #define CONFIG_SYS_NS16550_COM1 KS2_UART0_BASE |
| #define CONFIG_SYS_NS16550_COM2 KS2_UART1_BASE |
| #define CONFIG_SYS_NS16550_CLK clk_get_rate(KS2_CLK1_6) |
| #define CONFIG_CONS_INDEX 1 |
| |
| /* SPI Configuration */ |
| #define CONFIG_SPI_FLASH_STMICRO |
| #define CONFIG_DAVINCI_SPI |
| #define CONFIG_SYS_SPI_CLK clk_get_rate(KS2_CLK1_6) |
| #define CONFIG_SF_DEFAULT_SPEED 30000000 |
| #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED |
| #define CONFIG_SYS_SPI0 |
| #define CONFIG_SYS_SPI_BASE KS2_SPI0_BASE |
| #define CONFIG_SYS_SPI0_NUM_CS 4 |
| #define CONFIG_SYS_SPI1 |
| #define CONFIG_SYS_SPI1_BASE KS2_SPI1_BASE |
| #define CONFIG_SYS_SPI1_NUM_CS 4 |
| #define CONFIG_SYS_SPI2 |
| #define CONFIG_SYS_SPI2_BASE KS2_SPI2_BASE |
| #define CONFIG_SYS_SPI2_NUM_CS 4 |
| |
| /* Network Configuration */ |
| #define CONFIG_PHYLIB |
| #define CONFIG_PHY_MARVELL |
| #define CONFIG_MII |
| #define CONFIG_BOOTP_DEFAULT |
| #define CONFIG_BOOTP_DNS |
| #define CONFIG_BOOTP_DNS2 |
| #define CONFIG_BOOTP_SEND_HOSTNAME |
| #define CONFIG_NET_RETRY_COUNT 32 |
| #define CONFIG_SYS_SGMII_REFCLK_MHZ 312 |
| #define CONFIG_SYS_SGMII_LINERATE_MHZ 1250 |
| #define CONFIG_SYS_SGMII_RATESCALE 2 |
| |
| /* Keyston Navigator Configuration */ |
| #define CONFIG_TI_KSNAV |
| #define CONFIG_KSNAV_QM_BASE_ADDRESS KS2_QM_BASE_ADDRESS |
| #define CONFIG_KSNAV_QM_CONF_BASE KS2_QM_CONF_BASE |
| #define CONFIG_KSNAV_QM_DESC_SETUP_BASE KS2_QM_DESC_SETUP_BASE |
| #define CONFIG_KSNAV_QM_STATUS_RAM_BASE KS2_QM_STATUS_RAM_BASE |
| #define CONFIG_KSNAV_QM_INTD_CONF_BASE KS2_QM_INTD_CONF_BASE |
| #define CONFIG_KSNAV_QM_PDSP1_CMD_BASE KS2_QM_PDSP1_CMD_BASE |
| #define CONFIG_KSNAV_QM_PDSP1_CTRL_BASE KS2_QM_PDSP1_CTRL_BASE |
| #define CONFIG_KSNAV_QM_PDSP1_IRAM_BASE KS2_QM_PDSP1_IRAM_BASE |
| #define CONFIG_KSNAV_QM_MANAGER_QUEUES_BASE KS2_QM_MANAGER_QUEUES_BASE |
| #define CONFIG_KSNAV_QM_MANAGER_Q_PROXY_BASE KS2_QM_MANAGER_Q_PROXY_BASE |
| #define CONFIG_KSNAV_QM_QUEUE_STATUS_BASE KS2_QM_QUEUE_STATUS_BASE |
| #define CONFIG_KSNAV_QM_LINK_RAM_BASE KS2_QM_LINK_RAM_BASE |
| #define CONFIG_KSNAV_QM_REGION_NUM KS2_QM_REGION_NUM |
| #define CONFIG_KSNAV_QM_QPOOL_NUM KS2_QM_QPOOL_NUM |
| |
| /* NETCP pktdma */ |
| #define CONFIG_KSNAV_PKTDMA_NETCP |
| #define CONFIG_KSNAV_NETCP_PDMA_CTRL_BASE KS2_NETCP_PDMA_CTRL_BASE |
| #define CONFIG_KSNAV_NETCP_PDMA_TX_BASE KS2_NETCP_PDMA_TX_BASE |
| #define CONFIG_KSNAV_NETCP_PDMA_TX_CH_NUM KS2_NETCP_PDMA_TX_CH_NUM |
| #define CONFIG_KSNAV_NETCP_PDMA_RX_BASE KS2_NETCP_PDMA_RX_BASE |
| #define CONFIG_KSNAV_NETCP_PDMA_RX_CH_NUM KS2_NETCP_PDMA_RX_CH_NUM |
| #define CONFIG_KSNAV_NETCP_PDMA_SCHED_BASE KS2_NETCP_PDMA_SCHED_BASE |
| #define CONFIG_KSNAV_NETCP_PDMA_RX_FLOW_BASE KS2_NETCP_PDMA_RX_FLOW_BASE |
| #define CONFIG_KSNAV_NETCP_PDMA_RX_FLOW_NUM KS2_NETCP_PDMA_RX_FLOW_NUM |
| #define CONFIG_KSNAV_NETCP_PDMA_RX_FREE_QUEUE KS2_NETCP_PDMA_RX_FREE_QUEUE |
| #define CONFIG_KSNAV_NETCP_PDMA_RX_RCV_QUEUE KS2_NETCP_PDMA_RX_RCV_QUEUE |
| #define CONFIG_KSNAV_NETCP_PDMA_TX_SND_QUEUE KS2_NETCP_PDMA_TX_SND_QUEUE |
| |
| /* Keystone net */ |
| #define CONFIG_DRIVER_TI_KEYSTONE_NET |
| #define CONFIG_KSNET_MAC_ID_BASE KS2_MAC_ID_BASE_ADDR |
| #define CONFIG_KSNET_NETCP_BASE KS2_NETCP_BASE |
| #define CONFIG_KSNET_SERDES_SGMII_BASE KS2_SGMII_SERDES_BASE |
| #define CONFIG_KSNET_SERDES_SGMII2_BASE KS2_SGMII_SERDES2_BASE |
| #define CONFIG_KSNET_SERDES_LANES_PER_SGMII KS2_LANES_PER_SGMII_SERDES |
| |
| /* SerDes */ |
| #define CONFIG_TI_KEYSTONE_SERDES |
| |
| /* AEMIF */ |
| #define CONFIG_TI_AEMIF |
| #define CONFIG_AEMIF_CNTRL_BASE KS2_AEMIF_CNTRL_BASE |
| |
| /* I2C Configuration */ |
| #define CONFIG_SYS_I2C_DAVINCI |
| #define CONFIG_SYS_DAVINCI_I2C_SPEED 100000 |
| #define CONFIG_SYS_DAVINCI_I2C_SLAVE 0x10 /* SMBus host address */ |
| #define CONFIG_SYS_DAVINCI_I2C_SPEED1 100000 |
| #define CONFIG_SYS_DAVINCI_I2C_SLAVE1 0x10 /* SMBus host address */ |
| #define CONFIG_SYS_DAVINCI_I2C_SPEED2 100000 |
| #define CONFIG_SYS_DAVINCI_I2C_SLAVE2 0x10 /* SMBus host address */ |
| #define I2C_BUS_MAX 3 |
| |
| /* EEPROM definitions */ |
| #define CONFIG_SYS_I2C_MULTI_EEPROMS |
| #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 |
| #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 |
| #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 |
| #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20 |
| #define CONFIG_ENV_EEPROM_IS_ON_I2C |
| |
| /* NAND Configuration */ |
| #define CONFIG_NAND_DAVINCI |
| #define CONFIG_KEYSTONE_RBL_NAND |
| #define CONFIG_KEYSTONE_NAND_MAX_RBL_SIZE CONFIG_ENV_OFFSET |
| #define CONFIG_SYS_NAND_MASK_CLE 0x4000 |
| #define CONFIG_SYS_NAND_MASK_ALE 0x2000 |
| #define CONFIG_SYS_NAND_CS 2 |
| #define CONFIG_SYS_NAND_USE_FLASH_BBT |
| #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST |
| |
| #define CONFIG_SYS_NAND_LARGEPAGE |
| #define CONFIG_SYS_NAND_BASE_LIST { 0x30000000, } |
| #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| #define CONFIG_SYS_NAND_MAX_CHIPS 1 |
| #define CONFIG_SYS_NAND_NO_SUBPAGE_WRITE |
| #define CONFIG_ENV_SIZE (256 << 10) /* 256 KiB */ |
| #define CONFIG_ENV_IS_IN_NAND |
| #define CONFIG_ENV_OFFSET 0x100000 |
| #define CONFIG_MTD_PARTITIONS |
| #define CONFIG_RBTREE |
| #define CONFIG_LZO |
| #define MTDIDS_DEFAULT "nand0=davinci_nand.0" |
| #define MTDPARTS_DEFAULT "mtdparts=davinci_nand.0:" \ |
| "1024k(bootloader)ro,512k(params)ro," \ |
| "-(ubifs)" |
| |
| /* USB Configuration */ |
| #define CONFIG_USB_XHCI |
| #define CONFIG_USB_XHCI_DWC3 |
| #define CONFIG_USB_XHCI_KEYSTONE |
| #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 |
| #define CONFIG_EFI_PARTITION |
| #define CONFIG_FS_FAT |
| #define CONFIG_SYS_CACHELINE_SIZE 64 |
| #define CONFIG_USB_SS_BASE KS2_USB_SS_BASE |
| #define CONFIG_USB_HOST_XHCI_BASE KS2_USB_HOST_XHCI_BASE |
| #define CONFIG_DEV_USB_PHY_BASE KS2_DEV_USB_PHY_BASE |
| #define CONFIG_USB_PHY_CFG_BASE KS2_USB_PHY_CFG_BASE |
| |
| /* U-Boot command configuration */ |
| #define CONFIG_CMD_DHCP |
| #define CONFIG_CMD_PING |
| #define CONFIG_CMD_SAVES |
| #define CONFIG_CMD_NAND |
| #define CONFIG_CMD_UBI |
| #define CONFIG_CMD_UBIFS |
| #define CONFIG_CMD_SF |
| #define CONFIG_CMD_EEPROM |
| #define CONFIG_CMD_USB |
| |
| /* U-Boot general configuration */ |
| #define CONFIG_MISC_INIT_R |
| #define CONFIG_CRC32_VERIFY |
| #define CONFIG_MX_CYCLIC |
| #define CONFIG_TIMESTAMP |
| |
| /* EDMA3 */ |
| #define CONFIG_TI_EDMA3 |
| |
| #define CONFIG_EXTRA_ENV_SETTINGS \ |
| DEFAULT_LINUX_BOOT_ENV \ |
| CONFIG_EXTRA_ENV_KS2_BOARD_SETTINGS \ |
| "boot=ubi\0" \ |
| "tftp_root=/\0" \ |
| "nfs_root=/export\0" \ |
| "mem_lpae=1\0" \ |
| "mem_reserve=512M\0" \ |
| "addr_ubi=0x82000000\0" \ |
| "addr_secdb_key=0xc000000\0" \ |
| "name_kern=zImage\0" \ |
| "run_mon=mon_install ${addr_mon}\0" \ |
| "run_kern=bootz ${loadaddr} - ${fdtaddr}\0" \ |
| "init_net=run args_all args_net\0" \ |
| "init_ubi=run args_all args_ubi; " \ |
| "ubi part ubifs; ubifsmount ubi:boot;" \ |
| "ubifsload ${addr_secdb_key} securedb.key.bin;\0" \ |
| "get_fdt_net=dhcp ${fdtaddr} ${tftp_root}/${name_fdt}\0" \ |
| "get_fdt_ubi=ubifsload ${fdtaddr} ${name_fdt}\0" \ |
| "get_kern_net=dhcp ${loadaddr} ${tftp_root}/${name_kern}\0" \ |
| "get_kern_ubi=ubifsload ${loadaddr} ${name_kern}\0" \ |
| "get_mon_net=dhcp ${addr_mon} ${tftp_root}/${name_mon}\0" \ |
| "get_mon_ubi=ubifsload ${addr_mon} ${name_mon}\0" \ |
| "get_uboot_net=dhcp ${loadaddr} ${tftp_root}/${name_uboot}\0" \ |
| "burn_uboot_spi=sf probe; sf erase 0 0x100000; " \ |
| "sf write ${loadaddr} 0 ${filesize}\0" \ |
| "burn_uboot_nand=nand erase 0 0x100000; " \ |
| "nand write ${loadaddr} 0 ${filesize}\0" \ |
| "args_all=setenv bootargs console=ttyS0,115200n8 rootwait=1\0" \ |
| "args_net=setenv bootargs ${bootargs} rootfstype=nfs " \ |
| "root=/dev/nfs rw nfsroot=${serverip}:${nfs_root}," \ |
| "${nfs_options} ip=dhcp\0" \ |
| "nfs_options=v3,tcp,rsize=4096,wsize=4096\0" \ |
| "get_fdt_ramfs=dhcp ${fdtaddr} ${tftp_root}/${name_fdt}\0" \ |
| "get_kern_ramfs=dhcp ${loadaddr} ${tftp_root}/${name_kern}\0" \ |
| "get_mon_ramfs=dhcp ${addr_mon} ${tftp_root}/${name_mon}\0" \ |
| "get_fs_ramfs=dhcp ${rdaddr} ${tftp_root}/${name_fs}\0" \ |
| "get_ubi_net=dhcp ${addr_ubi} ${tftp_root}/${name_ubi}\0" \ |
| "burn_ubi=nand erase.part ubifs; " \ |
| "nand write ${addr_ubi} ubifs ${filesize}\0" \ |
| "init_ramfs=run args_all args_ramfs get_fs_ramfs\0" \ |
| "args_ramfs=setenv bootargs ${bootargs} " \ |
| "rdinit=/sbin/init rw root=/dev/ram0 " \ |
| "initrd=0x808080000,80M\0" \ |
| "no_post=1\0" \ |
| "mtdparts=mtdparts=davinci_nand.0:" \ |
| "1024k(bootloader)ro,512k(params)ro,-(ubifs)\0" |
| |
| #define CONFIG_BOOTCOMMAND \ |
| "run init_${boot} get_fdt_${boot} get_mon_${boot} " \ |
| "get_kern_${boot} run_mon run_kern" |
| |
| #define CONFIG_BOOTARGS \ |
| |
| /* Linux interfacing */ |
| #define CONFIG_OF_BOARD_SETUP |
| |
| /* Now for the remaining common defines */ |
| #include <configs/ti_armv7_common.h> |
| |
| /* We wont be loading up OS from SPL for now.. */ |
| #undef CONFIG_SPL_OS_BOOT |
| |
| /* We do not have MMC support.. yet.. */ |
| #undef CONFIG_SPL_LIBDISK_SUPPORT |
| #undef CONFIG_SPL_MMC_SUPPORT |
| #undef CONFIG_SPL_FAT_SUPPORT |
| #undef CONFIG_SPL_EXT_SUPPORT |
| #undef CONFIG_MMC |
| #undef CONFIG_GENERIC_MMC |
| #undef CONFIG_CMD_MMC |
| |
| /* And no support for GPIO, yet.. */ |
| #undef CONFIG_SPL_GPIO_SUPPORT |
| #undef CONFIG_CMD_GPIO |
| |
| /* we may include files below only after all above definitions */ |
| #include <asm/arch/hardware.h> |
| #include <asm/arch/clock.h> |
| #define CONFIG_SYS_HZ_CLOCK clk_get_rate(KS2_CLK1_6) |
| |
| #endif /* __CONFIG_KS2_EVM_H */ |