| /* |
| * (C) Copyright 2009 |
| * Marvell Semiconductor <www.marvell.com> |
| * Written-by: Prafulla Wadaskar <prafulla@marvell.com> |
| * |
| * SPDX-License-Identifier: GPL-2.0+ |
| */ |
| |
| #include <common.h> |
| #include <asm/io.h> |
| #include <usb.h> |
| #include "ehci.h" |
| #include <linux/mbus.h> |
| #include <asm/arch/cpu.h> |
| |
| #if defined(CONFIG_KIRKWOOD) |
| #include <asm/arch/soc.h> |
| #elif defined(CONFIG_ORION5X) |
| #include <asm/arch/orion5x.h> |
| #endif |
| |
| DECLARE_GLOBAL_DATA_PTR; |
| |
| #define rdl(off) readl(MVUSB0_BASE + (off)) |
| #define wrl(off, val) writel((val), MVUSB0_BASE + (off)) |
| |
| #define USB_WINDOW_CTRL(i) (0x320 + ((i) << 4)) |
| #define USB_WINDOW_BASE(i) (0x324 + ((i) << 4)) |
| #define USB_TARGET_DRAM 0x0 |
| |
| /* |
| * USB 2.0 Bridge Address Decoding registers setup |
| */ |
| #ifdef CONFIG_ARMADA_XP |
| |
| #define MVUSB0_BASE MVEBU_USB20_BASE |
| |
| /* |
| * Once all the older Marvell SoC's (Orion, Kirkwood) are converted |
| * to the common mvebu archticture including the mbus setup, this |
| * will be the only function needed to configure the access windows |
| */ |
| static void usb_brg_adrdec_setup(void) |
| { |
| const struct mbus_dram_target_info *dram; |
| int i; |
| |
| dram = mvebu_mbus_dram_info(); |
| |
| for (i = 0; i < 4; i++) { |
| wrl(USB_WINDOW_CTRL(i), 0); |
| wrl(USB_WINDOW_BASE(i), 0); |
| } |
| |
| for (i = 0; i < dram->num_cs; i++) { |
| const struct mbus_dram_window *cs = dram->cs + i; |
| |
| /* Write size, attributes and target id to control register */ |
| wrl(USB_WINDOW_CTRL(i), |
| ((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) | |
| (dram->mbus_dram_target_id << 4) | 1); |
| |
| /* Write base address to base register */ |
| wrl(USB_WINDOW_BASE(i), cs->base); |
| } |
| } |
| #else |
| static void usb_brg_adrdec_setup(void) |
| { |
| int i; |
| u32 size, base, attrib; |
| |
| for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) { |
| |
| /* Enable DRAM bank */ |
| switch (i) { |
| case 0: |
| attrib = MVUSB0_CPU_ATTR_DRAM_CS0; |
| break; |
| case 1: |
| attrib = MVUSB0_CPU_ATTR_DRAM_CS1; |
| break; |
| case 2: |
| attrib = MVUSB0_CPU_ATTR_DRAM_CS2; |
| break; |
| case 3: |
| attrib = MVUSB0_CPU_ATTR_DRAM_CS3; |
| break; |
| default: |
| /* invalide bank, disable access */ |
| attrib = 0; |
| break; |
| } |
| |
| size = gd->bd->bi_dram[i].size; |
| base = gd->bd->bi_dram[i].start; |
| if ((size) && (attrib)) |
| wrl(USB_WINDOW_CTRL(i), |
| MVCPU_WIN_CTRL_DATA(size, USB_TARGET_DRAM, |
| attrib, MVCPU_WIN_ENABLE)); |
| else |
| wrl(USB_WINDOW_CTRL(i), MVCPU_WIN_DISABLE); |
| |
| wrl(USB_WINDOW_BASE(i), base); |
| } |
| } |
| #endif |
| |
| /* |
| * Create the appropriate control structures to manage |
| * a new EHCI host controller. |
| */ |
| int ehci_hcd_init(int index, enum usb_init_type init, |
| struct ehci_hccr **hccr, struct ehci_hcor **hcor) |
| { |
| usb_brg_adrdec_setup(); |
| |
| *hccr = (struct ehci_hccr *)(MVUSB0_BASE + 0x100); |
| *hcor = (struct ehci_hcor *)((uint32_t) *hccr |
| + HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase))); |
| |
| debug("ehci-marvell: init hccr %x and hcor %x hc_length %d\n", |
| (uint32_t)*hccr, (uint32_t)*hcor, |
| (uint32_t)HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase))); |
| |
| return 0; |
| } |
| |
| /* |
| * Destroy the appropriate control structures corresponding |
| * the the EHCI host controller. |
| */ |
| int ehci_hcd_stop(int index) |
| { |
| return 0; |
| } |