| /* |
| * (C) Copyright 2003 |
| * Wolfgang Denk, DENX Software Engineering, <wd@denx.de> |
| * |
| * SPDX-License-Identifier: GPL-2.0+ |
| */ |
| |
| #include <common.h> |
| #include <command.h> |
| #include <netdev.h> |
| #include <asm/mipsregs.h> |
| #include <asm/cacheops.h> |
| #include <asm/reboot.h> |
| |
| #define cache_op(op, addr) \ |
| __asm__ __volatile__( \ |
| " .set push\n" \ |
| " .set noreorder\n" \ |
| " .set mips64\n" \ |
| " cache %0, %1\n" \ |
| " .set pop\n" \ |
| : \ |
| : "i" (op), "R" (*(unsigned char *)(addr))) |
| |
| void __attribute__((weak)) _machine_restart(void) |
| { |
| fprintf(stderr, "*** reset failed ***\n"); |
| |
| while (1) |
| /* NOP */; |
| } |
| |
| int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) |
| { |
| _machine_restart(); |
| |
| return 0; |
| } |
| |
| void flush_cache(ulong start_addr, ulong size) |
| { |
| unsigned long lsize = CONFIG_SYS_CACHELINE_SIZE; |
| unsigned long addr = start_addr & ~(lsize - 1); |
| unsigned long aend = (start_addr + size - 1) & ~(lsize - 1); |
| |
| /* aend will be miscalculated when size is zero, so we return here */ |
| if (size == 0) |
| return; |
| |
| while (1) { |
| cache_op(HIT_WRITEBACK_INV_D, addr); |
| cache_op(HIT_INVALIDATE_I, addr); |
| if (addr == aend) |
| break; |
| addr += lsize; |
| } |
| } |
| |
| void flush_dcache_range(ulong start_addr, ulong stop) |
| { |
| unsigned long lsize = CONFIG_SYS_CACHELINE_SIZE; |
| unsigned long addr = start_addr & ~(lsize - 1); |
| unsigned long aend = (stop - 1) & ~(lsize - 1); |
| |
| while (1) { |
| cache_op(HIT_WRITEBACK_INV_D, addr); |
| if (addr == aend) |
| break; |
| addr += lsize; |
| } |
| } |
| |
| void invalidate_dcache_range(ulong start_addr, ulong stop) |
| { |
| unsigned long lsize = CONFIG_SYS_CACHELINE_SIZE; |
| unsigned long addr = start_addr & ~(lsize - 1); |
| unsigned long aend = (stop - 1) & ~(lsize - 1); |
| |
| while (1) { |
| cache_op(HIT_INVALIDATE_D, addr); |
| if (addr == aend) |
| break; |
| addr += lsize; |
| } |
| } |
| |
| void write_one_tlb(int index, u32 pagemask, u32 hi, u32 low0, u32 low1) |
| { |
| write_c0_entrylo0(low0); |
| write_c0_pagemask(pagemask); |
| write_c0_entrylo1(low1); |
| write_c0_entryhi(hi); |
| write_c0_index(index); |
| tlb_write_indexed(); |
| } |