blob: 34e429577e0a80504dc386523f4bb26253179d25 [file] [log] [blame]
Magnus Lilja8449f282009-07-01 01:07:55 +02001/*
2 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3 *
4 * (C) Copyright 2004
5 * Texas Instruments.
6 * Richard Woodruff <r-woodruff2@ti.com>
7 * Kshitij Gupta <kshitij@ti.com>
8 *
9 * Configuration settings for the Freescale i.MX31 PDK board.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
Stefano Babic86271112011-03-14 15:43:56 +010033#include <asm/arch/imx-regs.h>
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010034
Magnus Lilja8449f282009-07-01 01:07:55 +020035/* High Level Configuration Options */
Fabio Estevame89f1f92011-04-26 11:04:37 +000036#define CONFIG_ARM1136 /* This is an arm1136 CPU core */
37#define CONFIG_MX31 /* in a mx31 */
Magnus Lilja8449f282009-07-01 01:07:55 +020038
39#define CONFIG_DISPLAY_CPUINFO
40#define CONFIG_DISPLAY_BOARDINFO
41
Fabio Estevame89f1f92011-04-26 11:04:37 +000042#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
43#define CONFIG_SETUP_MEMORY_TAGS
44#define CONFIG_INITRD_TAG
Magnus Lilja8449f282009-07-01 01:07:55 +020045
Fabio Estevam9aa3c6a2011-09-22 08:07:14 +000046#define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
47
Magnus Liljad08e5ca2009-07-04 10:31:24 +020048#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Magnus Lilja8449f282009-07-01 01:07:55 +020049#define CONFIG_SKIP_LOWLEVEL_INIT
Magnus Liljad08e5ca2009-07-04 10:31:24 +020050#endif
Magnus Lilja8449f282009-07-01 01:07:55 +020051
52/*
53 * Size of malloc() pool
54 */
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010055#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
Magnus Lilja8449f282009-07-01 01:07:55 +020056
57/*
58 * Hardware drivers
59 */
60
Fabio Estevame89f1f92011-04-26 11:04:37 +000061#define CONFIG_MXC_UART
Stefano Babic40f6fff2011-11-22 15:22:39 +010062#define CONFIG_MXC_UART_BASE UART1_BASE
Fabio Estevamb73850f2011-04-10 08:17:50 +000063#define CONFIG_HW_WATCHDOG
Troy Kiskyabbab702012-10-22 15:19:01 +000064#define CONFIG_IMX_WATCHDOG
Stefano Babic6f2a4be2011-09-07 10:51:43 +000065#define CONFIG_MXC_GPIO
Magnus Lilja8449f282009-07-01 01:07:55 +020066
Fabio Estevame89f1f92011-04-26 11:04:37 +000067#define CONFIG_HARD_SPI
68#define CONFIG_MXC_SPI
Magnus Lilja8449f282009-07-01 01:07:55 +020069#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic9f481e92010-08-23 20:41:19 +020070#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Magnus Lilja8449f282009-07-01 01:07:55 +020071
Stefano Babic877a4382011-10-08 11:04:22 +020072/* PMIC Controller */
Łukasz Majewskibe3b51a2012-11-13 03:22:14 +000073#define CONFIG_POWER
74#define CONFIG_POWER_SPI
75#define CONFIG_POWER_FSL
Stefano Babicdfe5e142010-04-16 17:11:19 +020076#define CONFIG_FSL_PMIC_BUS 1
77#define CONFIG_FSL_PMIC_CS 2
78#define CONFIG_FSL_PMIC_CLK 1000000
Stefano Babic9f481e92010-08-23 20:41:19 +020079#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babic877a4382011-10-08 11:04:22 +020080#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam4e8b7542011-10-24 06:44:15 +000081#define CONFIG_RTC_MC13XXX
Magnus Lilja8449f282009-07-01 01:07:55 +020082
Magnus Lilja8449f282009-07-01 01:07:55 +020083/* allow to overwrite serial and ethaddr */
84#define CONFIG_ENV_OVERWRITE
85#define CONFIG_CONS_INDEX 1
86#define CONFIG_BAUDRATE 115200
Magnus Lilja8449f282009-07-01 01:07:55 +020087
88/***********************************************************
89 * Command definition
90 ***********************************************************/
91
92#include <config_cmd_default.h>
93
94#define CONFIG_CMD_MII
95#define CONFIG_CMD_PING
Fabio Estevamfc971022011-06-15 03:36:23 +000096#define CONFIG_CMD_DHCP
Magnus Lilja8449f282009-07-01 01:07:55 +020097#define CONFIG_CMD_SPI
98#define CONFIG_CMD_DATE
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010099#define CONFIG_CMD_NAND
Fabio Estevam0c23d842012-04-23 06:31:18 +0000100#define CONFIG_CMD_BOOTZ
Magnus Lilja8449f282009-07-01 01:07:55 +0200101
102/*
103 * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require
104 * that CFG_NO_FLASH is undefined).
105 */
106#undef CONFIG_CMD_IMLS
107
Helmut Raiger9660e442011-10-20 04:19:47 +0000108#define CONFIG_BOARD_LATE_INIT
Fabio Estevamb73850f2011-04-10 08:17:50 +0000109
Fabio Estevam562e6c62012-11-16 05:09:09 +0000110#define CONFIG_BOOTDELAY 1
Magnus Lilja8449f282009-07-01 01:07:55 +0200111
112#define CONFIG_EXTRA_ENV_SETTINGS \
113 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
114 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
115 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
116 "bootcmd=run bootcmd_net\0" \
117 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100118 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
119 "prg_uboot=tftpboot 0x81000000 u-boot-nand.bin; " \
120 "nand erase 0x0 0x40000; " \
121 "nand write 0x81000000 0x0 0x40000\0"
Magnus Lilja8449f282009-07-01 01:07:55 +0200122
Fabio Estevame89f1f92011-04-26 11:04:37 +0000123#define CONFIG_SMC911X
Ben Warren736fead2009-07-20 22:01:11 -0700124#define CONFIG_SMC911X_BASE 0xB6000000
Fabio Estevame89f1f92011-04-26 11:04:37 +0000125#define CONFIG_SMC911X_32_BIT
Magnus Lilja8449f282009-07-01 01:07:55 +0200126
127/*
128 * Miscellaneous configurable options
129 */
130#define CONFIG_SYS_LONGHELP /* undef to save memory */
Fabio Estevamb6e6ebb2011-09-15 13:18:23 +0000131#define CONFIG_SYS_PROMPT "MX31PDK U-Boot > "
Magnus Lilja8449f282009-07-01 01:07:55 +0200132#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
133/* Print Buffer Size */
134#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
135 sizeof(CONFIG_SYS_PROMPT)+16)
136/* max number of command args */
137#define CONFIG_SYS_MAXARGS 16
138/* Boot Argument Buffer Size */
139#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
140
141/* memtest works on */
142#define CONFIG_SYS_MEMTEST_START 0x80000000
Fabio Estevam304e49e2012-02-09 14:25:07 +0000143#define CONFIG_SYS_MEMTEST_END 0x80010000
Magnus Lilja8449f282009-07-01 01:07:55 +0200144
145/* default load address */
146#define CONFIG_SYS_LOAD_ADDR 0x81000000
147
148#define CONFIG_SYS_HZ 1000
149
Fabio Estevame89f1f92011-04-26 11:04:37 +0000150#define CONFIG_CMDLINE_EDITING
Magnus Lilja8449f282009-07-01 01:07:55 +0200151
152/*-----------------------------------------------------------------------
Magnus Lilja8449f282009-07-01 01:07:55 +0200153 * Physical Memory Map
154 */
155#define CONFIG_NR_DRAM_BANKS 1
156#define PHYS_SDRAM_1 CSD0_BASE
157#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
Fabio Estevame89f1f92011-04-26 11:04:37 +0000158#define CONFIG_BOARD_EARLY_INIT_F
Magnus Lilja8449f282009-07-01 01:07:55 +0200159
Fabio Estevamed3df722011-02-09 01:17:55 +0000160#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
161#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
162#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
Fabio Estevam026ca652011-07-04 09:29:46 +0000163#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
164 GENERATED_GBL_DATA_SIZE)
165#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
166 CONFIG_SYS_GBL_DATA_OFFSET)
Fabio Estevamed3df722011-02-09 01:17:55 +0000167
Magnus Lilja8449f282009-07-01 01:07:55 +0200168/*-----------------------------------------------------------------------
169 * FLASH and environment organization
170 */
171/* No NOR flash present */
Fabio Estevame89f1f92011-04-26 11:04:37 +0000172#define CONFIG_SYS_NO_FLASH
Magnus Lilja8449f282009-07-01 01:07:55 +0200173
Fabio Estevame89f1f92011-04-26 11:04:37 +0000174#define CONFIG_ENV_IS_IN_NAND
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100175#define CONFIG_ENV_OFFSET 0x40000
176#define CONFIG_ENV_OFFSET_REDUND 0x60000
177#define CONFIG_ENV_SIZE (128 * 1024)
Magnus Lilja8449f282009-07-01 01:07:55 +0200178
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100179/*
180 * NAND driver
181 */
182#define CONFIG_NAND_MXC
183#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
184#define CONFIG_SYS_MAX_NAND_DEVICE 1
185#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
186#define CONFIG_MXC_NAND_HWECC
187#define CONFIG_SYS_NAND_LARGEPAGE
Magnus Lilja8449f282009-07-01 01:07:55 +0200188
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200189/* NAND configuration for the NAND_SPL */
190
191/* Start copying real U-boot from the second page */
192#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x800
193#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x30000
194/* Load U-Boot to this address */
195#define CONFIG_SYS_NAND_U_BOOT_DST 0x87f00000
196#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
197
198#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
199#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
200#define CONFIG_SYS_NAND_PAGE_COUNT 64
201#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
202#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
203
204
205/* Configuration of lowlevel_init.S (clocks and SDRAM) */
206#define CCM_CCMR_SETUP 0x074B0BF5
Benoît Thébaudeau9e0081d2012-08-14 08:43:07 +0000207#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
208 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \
209 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \
210 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
211#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200212 PLL_MFN(12))
213
214#define ESDMISC_MDDR_SETUP 0x00000004
215#define ESDMISC_MDDR_RESET_DL 0x0000000c
216#define ESDCFG0_MDDR_SETUP 0x006ac73a
217
218#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
219#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
220 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
221#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
222#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
223#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
224#define ESDCTL_RW ESDCTL_SETTINGS
225
Magnus Lilja8449f282009-07-01 01:07:55 +0200226#endif /* __CONFIG_H */