blob: 7fb549af546038931b9b2338725559ec1727b9c0 [file] [log] [blame]
Dirk Behmea8b64502008-12-14 09:47:12 +01001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments, <www.ti.com>
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Dirk Behmea8b64502008-12-14 09:47:12 +01008 */
9
10#ifndef _OMAP3_H_
11#define _OMAP3_H_
12
13/* Stuff on L3 Interconnect */
14#define SMX_APE_BASE 0x68000000
15
16/* GPMC */
17#define OMAP34XX_GPMC_BASE 0x6E000000
18
19/* SMS */
20#define OMAP34XX_SMS_BASE 0x6C000000
21
22/* SDRC */
23#define OMAP34XX_SDRC_BASE 0x6D000000
24
25/*
26 * L4 Peripherals - L4 Wakeup and L4 Core now
27 */
28#define OMAP34XX_CORE_L4_IO_BASE 0x48000000
29#define OMAP34XX_WAKEUP_L4_IO_BASE 0x48300000
Dirk Behmee6a6a702009-03-12 19:30:50 +010030#define OMAP34XX_ID_L4_IO_BASE 0x4830A200
Dirk Behmea8b64502008-12-14 09:47:12 +010031#define OMAP34XX_L4_PER 0x49000000
32#define OMAP34XX_L4_IO_BASE OMAP34XX_CORE_L4_IO_BASE
33
Simon Schwarz9c60c552011-09-28 05:00:24 +000034/* DMA4/SDMA */
35#define OMAP34XX_DMA4_BASE 0x48056000
36
Dirk Behmea8b64502008-12-14 09:47:12 +010037/* CONTROL */
38#define OMAP34XX_CTRL_BASE (OMAP34XX_L4_IO_BASE + 0x2000)
39
Steve Kipiszd4e53f02011-04-18 17:27:00 -040040#ifndef __ASSEMBLY__
41/* Signal Integrity Parameter Control Registers */
42struct control_prog_io {
43 unsigned char res[0x408];
44 unsigned int io2; /* 0x408 */
45 unsigned char res2[0x38];
46 unsigned int io0; /* 0x444 */
47 unsigned int io1; /* 0x448 */
48};
49#endif /* __ASSEMBLY__ */
50
51/* Bit definition for CONTROL_PROG_IO1 */
52#define PRG_I2C2_PULLUPRESX 0x00000001
53
Dirk Behmea8b64502008-12-14 09:47:12 +010054/* UART */
55#define OMAP34XX_UART1 (OMAP34XX_L4_IO_BASE + 0x6a000)
56#define OMAP34XX_UART2 (OMAP34XX_L4_IO_BASE + 0x6c000)
57#define OMAP34XX_UART3 (OMAP34XX_L4_PER + 0x20000)
58
59/* General Purpose Timers */
60#define OMAP34XX_GPT1 0x48318000
61#define OMAP34XX_GPT2 0x49032000
62#define OMAP34XX_GPT3 0x49034000
63#define OMAP34XX_GPT4 0x49036000
64#define OMAP34XX_GPT5 0x49038000
65#define OMAP34XX_GPT6 0x4903A000
66#define OMAP34XX_GPT7 0x4903C000
67#define OMAP34XX_GPT8 0x4903E000
68#define OMAP34XX_GPT9 0x49040000
69#define OMAP34XX_GPT10 0x48086000
70#define OMAP34XX_GPT11 0x48088000
71#define OMAP34XX_GPT12 0x48304000
72
73/* WatchDog Timers (1 secure, 3 GP) */
74#define WD1_BASE 0x4830C000
75#define WD2_BASE 0x48314000
76#define WD3_BASE 0x49030000
77
78/* 32KTIMER */
79#define SYNC_32KTIMER_BASE 0x48320000
80
81#ifndef __ASSEMBLY__
82
Dirk Behme97a099e2009-08-08 09:30:21 +020083struct s32ktimer {
Dirk Behmea8b64502008-12-14 09:47:12 +010084 unsigned char res[0x10];
85 unsigned int s32k_cr; /* 0x10 */
Dirk Behme97a099e2009-08-08 09:30:21 +020086};
Dirk Behmea8b64502008-12-14 09:47:12 +010087
88#endif /* __ASSEMBLY__ */
89
Dirk Behmea8b64502008-12-14 09:47:12 +010090#ifndef __ASSEMBLY__
Dirk Behme97a099e2009-08-08 09:30:21 +020091struct gpio {
Dirk Behmea8b64502008-12-14 09:47:12 +010092 unsigned char res1[0x34];
93 unsigned int oe; /* 0x34 */
Dirk Behmef956fd02009-02-12 18:55:41 +010094 unsigned int datain; /* 0x38 */
95 unsigned char res2[0x54];
Dirk Behmea8b64502008-12-14 09:47:12 +010096 unsigned int cleardataout; /* 0x90 */
97 unsigned int setdataout; /* 0x94 */
Dirk Behme97a099e2009-08-08 09:30:21 +020098};
Dirk Behmea8b64502008-12-14 09:47:12 +010099#endif /* __ASSEMBLY__ */
100
101#define GPIO0 (0x1 << 0)
102#define GPIO1 (0x1 << 1)
103#define GPIO2 (0x1 << 2)
104#define GPIO3 (0x1 << 3)
105#define GPIO4 (0x1 << 4)
106#define GPIO5 (0x1 << 5)
107#define GPIO6 (0x1 << 6)
108#define GPIO7 (0x1 << 7)
109#define GPIO8 (0x1 << 8)
110#define GPIO9 (0x1 << 9)
111#define GPIO10 (0x1 << 10)
112#define GPIO11 (0x1 << 11)
113#define GPIO12 (0x1 << 12)
114#define GPIO13 (0x1 << 13)
115#define GPIO14 (0x1 << 14)
116#define GPIO15 (0x1 << 15)
117#define GPIO16 (0x1 << 16)
118#define GPIO17 (0x1 << 17)
119#define GPIO18 (0x1 << 18)
120#define GPIO19 (0x1 << 19)
121#define GPIO20 (0x1 << 20)
122#define GPIO21 (0x1 << 21)
123#define GPIO22 (0x1 << 22)
124#define GPIO23 (0x1 << 23)
125#define GPIO24 (0x1 << 24)
126#define GPIO25 (0x1 << 25)
127#define GPIO26 (0x1 << 26)
128#define GPIO27 (0x1 << 27)
129#define GPIO28 (0x1 << 28)
130#define GPIO29 (0x1 << 29)
131#define GPIO30 (0x1 << 30)
132#define GPIO31 (0x1 << 31)
133
134/* base address for indirect vectors (internal boot mode) */
135#define SRAM_OFFSET0 0x40000000
136#define SRAM_OFFSET1 0x00200000
137#define SRAM_OFFSET2 0x0000F800
138#define SRAM_VECT_CODE (SRAM_OFFSET0 | SRAM_OFFSET1 | \
139 SRAM_OFFSET2)
Aneesh Ve4fce342011-11-21 23:34:01 +0000140#define SRAM_CLK_CODE (SRAM_VECT_CODE + 64)
Dirk Behmea8b64502008-12-14 09:47:12 +0100141
Aneesh V45bf0582011-06-16 23:30:53 +0000142#define OMAP3_PUBLIC_SRAM_BASE 0x40208000 /* Works for GP & EMU */
143#define OMAP3_PUBLIC_SRAM_END 0x40210000
144
Dirk Behmea8b64502008-12-14 09:47:12 +0100145#define LOW_LEVEL_SRAM_STACK 0x4020FFFC
146
Aneesh V45bf0582011-06-16 23:30:53 +0000147/* scratch area - accessible on both EMU and GP */
148#define OMAP3_PUBLIC_SRAM_SCRATCH_AREA OMAP3_PUBLIC_SRAM_BASE
149
Dirk Behmea8b64502008-12-14 09:47:12 +0100150#define DEBUG_LED1 149 /* gpio */
151#define DEBUG_LED2 150 /* gpio */
152
153#define XDR_POP 5 /* package on package part */
154#define SDR_DISCRETE 4 /* 128M memory SDR module */
155#define DDR_STACKED 3 /* stacked part on 2422 */
156#define DDR_COMBO 2 /* combo part on cpu daughter card */
157#define DDR_DISCRETE 1 /* 2x16 parts on daughter card */
158
159#define DDR_100 100 /* type found on most mem d-boards */
160#define DDR_111 111 /* some combo parts */
161#define DDR_133 133 /* most combo, some mem d-boards */
162#define DDR_165 165 /* future parts */
163
164#define CPU_3430 0x3430
165
166/*
167 * 343x real hardware:
168 * ES1 = rev 0
169 *
Sanjeev Premicba0b772009-04-27 21:27:54 +0530170 * ES2 onwards, the value maps to contents of IDCODE register [31:28].
Tom Rix7a2aa8b2009-09-10 15:27:57 -0400171 *
172 * Note : CPU_3XX_ES20 is used in cache.S. Please review before changing.
Dirk Behmea8b64502008-12-14 09:47:12 +0100173 */
Sanjeev Premicba0b772009-04-27 21:27:54 +0530174#define CPU_3XX_ES10 0
175#define CPU_3XX_ES20 1
176#define CPU_3XX_ES21 2
177#define CPU_3XX_ES30 3
178#define CPU_3XX_ES31 4
Steve Sakomanb2b91692010-08-17 14:39:34 -0700179#define CPU_3XX_ES312 7
180#define CPU_3XX_MAX_REV 8
Sanjeev Premicba0b772009-04-27 21:27:54 +0530181
Howard D. Gray32b58ce2011-09-04 14:11:17 -0400182/*
183 * 37xx real hardware:
184 * ES1.0 onwards, the value maps to contents of IDCODE register [31:28].
185 */
186
187#define CPU_37XX_ES10 0
188#define CPU_37XX_ES11 1
189#define CPU_37XX_ES12 2
190#define CPU_37XX_MAX_REV 3
191
Sanjeev Premicba0b772009-04-27 21:27:54 +0530192#define CPU_3XX_ID_SHIFT 28
Dirk Behmea8b64502008-12-14 09:47:12 +0100193
194#define WIDTH_8BIT 0x0000
195#define WIDTH_16BIT 0x1000 /* bit pos for 16 bit in gpmc */
196
Steve Sakomanb2b91692010-08-17 14:39:34 -0700197/*
198 * Hawkeye values
199 */
200#define HAWKEYE_OMAP34XX 0xb7ae
201#define HAWKEYE_AM35XX 0xb868
202#define HAWKEYE_OMAP36XX 0xb891
203
204#define HAWKEYE_SHIFT 12
205
206/*
207 * Define CPU families
208 */
209#define CPU_OMAP34XX 0x3400 /* OMAP34xx/OMAP35 devices */
210#define CPU_AM35XX 0x3500 /* AM35xx devices */
211#define CPU_OMAP36XX 0x3600 /* OMAP36xx devices */
212
213/*
214 * Control status register values corresponding to cpu variants
215 */
216#define OMAP3503 0x5c00
217#define OMAP3515 0x1c00
218#define OMAP3525 0x4c00
219#define OMAP3530 0x0c00
220
221#define AM3505 0x5c00
222#define AM3517 0x1c00
223
224#define OMAP3730 0x0c00
225
Aneesh V45bf0582011-06-16 23:30:53 +0000226/*
227 * ROM code API related flags
228 */
229#define OMAP3_GP_ROMCODE_API_L2_INVAL 1
230#define OMAP3_GP_ROMCODE_API_WRITE_ACR 3
231
232/*
233 * EMU device PPA HAL related flags
234 */
235#define OMAP3_EMU_HAL_API_L2_INVAL 40
236#define OMAP3_EMU_HAL_API_WRITE_ACR 42
237
238#define OMAP3_EMU_HAL_START_HAL_CRITICAL 4
239
Andrii Tseglytskyi4d0df9c2013-05-20 22:42:08 +0000240/* ABB settings */
241#define OMAP_ABB_SETTLING_TIME 30
242#define OMAP_ABB_CLOCK_CYCLES 8
243
244/* ABB tranxdone mask */
245#define OMAP_ABB_MPU_TXDONE_MASK (0x1 << 26)
246
Dirk Behmea8b64502008-12-14 09:47:12 +0100247#endif