blob: a622ca174fff01571180e57b68bb4836ebdc71ef [file] [log] [blame]
Aubrey Li26bf7de2007-03-19 01:24:52 +08001/*
Mike Frysinger395bce42008-02-24 23:58:13 -05002 * Driver for Blackfin On-Chip MAC device
Aubrey Li26bf7de2007-03-19 01:24:52 +08003 *
Mike Frysinger395bce42008-02-24 23:58:13 -05004 * Copyright (c) 2005-2008 Analog Device, Inc.
Aubrey Li26bf7de2007-03-19 01:24:52 +08005 *
Mike Frysinger395bce42008-02-24 23:58:13 -05006 * Licensed under the GPL-2 or later.
Aubrey Li26bf7de2007-03-19 01:24:52 +08007 */
8
9#include <common.h>
10#include <config.h>
Aubrey Li26bf7de2007-03-19 01:24:52 +080011#include <net.h>
Ben Warren89973f82008-08-31 22:22:04 -070012#include <netdev.h>
Aubrey Li26bf7de2007-03-19 01:24:52 +080013#include <command.h>
14#include <malloc.h>
Mike Frysingerac45af42008-10-14 04:52:00 -040015#include <miiphy.h>
16#include <linux/mii.h>
Aubrey Li26bf7de2007-03-19 01:24:52 +080017
Mike Frysinger395bce42008-02-24 23:58:13 -050018#include <asm/blackfin.h>
Mike Frysingerd4d77302008-02-04 19:26:55 -050019#include <asm/mach-common/bits/dma.h>
20#include <asm/mach-common/bits/emac.h>
21#include <asm/mach-common/bits/pll.h>
22
Mike Frysinger395bce42008-02-24 23:58:13 -050023#include "bfin_mac.h"
24
Aubrey Li26bf7de2007-03-19 01:24:52 +080025#ifdef CONFIG_POST
26#include <post.h>
27#endif
28
29#undef DEBUG_ETHERNET
30
31#ifdef DEBUG_ETHERNET
Mike Frysinger395bce42008-02-24 23:58:13 -050032#define DEBUGF(fmt, args...) printf(fmt, ##args)
Aubrey Li26bf7de2007-03-19 01:24:52 +080033#else
Mike Frysinger395bce42008-02-24 23:58:13 -050034#define DEBUGF(fmt, args...)
Aubrey Li26bf7de2007-03-19 01:24:52 +080035#endif
36
Aubrey Li26bf7de2007-03-19 01:24:52 +080037#define RXBUF_BASE_ADDR 0xFF900000
38#define TXBUF_BASE_ADDR 0xFF800000
39#define TX_BUF_CNT 1
40
Wolfgang Denk53677ef2008-05-20 16:00:29 +020041#define TOUT_LOOP 1000000
Aubrey Li26bf7de2007-03-19 01:24:52 +080042
43ADI_ETHER_BUFFER *txbuf[TX_BUF_CNT];
44ADI_ETHER_BUFFER *rxbuf[PKTBUFSRX];
45static u16 txIdx; /* index of the current RX buffer */
46static u16 rxIdx; /* index of the current TX buffer */
47
Aubrey Li26bf7de2007-03-19 01:24:52 +080048/* DMAx_CONFIG values at DMA Restart */
Mike Frysinger395bce42008-02-24 23:58:13 -050049const ADI_DMA_CONFIG_REG rxdmacfg = {
50 .b_DMA_EN = 1, /* enabled */
51 .b_WNR = 1, /* write to memory */
52 .b_WDSIZE = 2, /* wordsize is 32 bits */
53 .b_DMA2D = 0,
54 .b_RESTART = 0,
55 .b_DI_SEL = 0,
56 .b_DI_EN = 0, /* no interrupt */
57 .b_NDSIZE = 5, /* 5 half words is desc size */
58 .b_FLOW = 7 /* large desc flow */
59};
Aubrey Li26bf7de2007-03-19 01:24:52 +080060
Mike Frysinger395bce42008-02-24 23:58:13 -050061const ADI_DMA_CONFIG_REG txdmacfg = {
62 .b_DMA_EN = 1, /* enabled */
63 .b_WNR = 0, /* read from memory */
64 .b_WDSIZE = 2, /* wordsize is 32 bits */
65 .b_DMA2D = 0,
66 .b_RESTART = 0,
67 .b_DI_SEL = 0,
68 .b_DI_EN = 0, /* no interrupt */
69 .b_NDSIZE = 5, /* 5 half words is desc size */
70 .b_FLOW = 7 /* large desc flow */
71};
Aubrey Li26bf7de2007-03-19 01:24:52 +080072
Mike Frysingerac45af42008-10-14 04:52:00 -040073static int bfin_miiphy_wait(void)
74{
75 /* poll the STABUSY bit */
76 while (bfin_read_EMAC_STAADD() & STABUSY)
77 continue;
78 return 0;
79}
80
81static int bfin_miiphy_read(char *devname, uchar addr, uchar reg, ushort *val)
82{
83 if (bfin_miiphy_wait())
84 return 1;
85 bfin_write_EMAC_STAADD(SET_PHYAD(addr) | SET_REGAD(reg) | STABUSY);
86 if (bfin_miiphy_wait())
87 return 1;
88 *val = bfin_read_EMAC_STADAT();
89 return 0;
90}
91
92static int bfin_miiphy_write(char *devname, uchar addr, uchar reg, ushort val)
93{
94 if (bfin_miiphy_wait())
95 return 1;
96 bfin_write_EMAC_STADAT(val);
97 bfin_write_EMAC_STAADD(SET_PHYAD(addr) | SET_REGAD(reg) | STAOP | STABUSY);
98 return 0;
99}
100
Mike Frysinger395bce42008-02-24 23:58:13 -0500101int bfin_EMAC_initialize(bd_t *bis)
Aubrey Li26bf7de2007-03-19 01:24:52 +0800102{
103 struct eth_device *dev;
Mike Frysingerac45af42008-10-14 04:52:00 -0400104 dev = malloc(sizeof(*dev));
Aubrey Li26bf7de2007-03-19 01:24:52 +0800105 if (dev == NULL)
106 hang();
107
108 memset(dev, 0, sizeof(*dev));
Mike Frysinger395bce42008-02-24 23:58:13 -0500109 sprintf(dev->name, "Blackfin EMAC");
Aubrey Li26bf7de2007-03-19 01:24:52 +0800110
111 dev->iobase = 0;
112 dev->priv = 0;
113 dev->init = bfin_EMAC_init;
114 dev->halt = bfin_EMAC_halt;
115 dev->send = bfin_EMAC_send;
116 dev->recv = bfin_EMAC_recv;
117
118 eth_register(dev);
119
Mike Frysingerac45af42008-10-14 04:52:00 -0400120#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
121 miiphy_register(dev->name, bfin_miiphy_read, bfin_miiphy_write);
122#endif
123
Ben Warren91494732008-07-11 23:15:28 -0700124 return 0;
Aubrey Li26bf7de2007-03-19 01:24:52 +0800125}
126
127static int bfin_EMAC_send(struct eth_device *dev, volatile void *packet,
128 int length)
129{
130 int i;
131 int result = 0;
132 unsigned int *buf;
133 buf = (unsigned int *)packet;
134
135 if (length <= 0) {
136 printf("Ethernet: bad packet size: %d\n", length);
137 goto out;
138 }
139
140 if ((*pDMA2_IRQ_STATUS & DMA_ERR) != 0) {
141 printf("Ethernet: tx DMA error\n");
142 goto out;
143 }
144
145 for (i = 0; (*pDMA2_IRQ_STATUS & DMA_RUN) != 0; i++) {
146 if (i > TOUT_LOOP) {
147 puts("Ethernet: tx time out\n");
148 goto out;
149 }
150 }
151 txbuf[txIdx]->FrmData->NoBytes = length;
152 memcpy(txbuf[txIdx]->FrmData->Dest, (void *)packet, length);
153 txbuf[txIdx]->Dma[0].START_ADDR = (u32) txbuf[txIdx]->FrmData;
154 *pDMA2_NEXT_DESC_PTR = &txbuf[txIdx]->Dma[0];
155 *pDMA2_CONFIG = *(u16 *) (void *)(&txdmacfg);
156 *pEMAC_OPMODE |= TE;
157
158 for (i = 0; (txbuf[txIdx]->StatusWord & TX_COMP) == 0; i++) {
159 if (i > TOUT_LOOP) {
160 puts("Ethernet: tx error\n");
161 goto out;
162 }
163 }
164 result = txbuf[txIdx]->StatusWord;
165 txbuf[txIdx]->StatusWord = 0;
166 if ((txIdx + 1) >= TX_BUF_CNT)
167 txIdx = 0;
168 else
169 txIdx++;
Mike Frysinger395bce42008-02-24 23:58:13 -0500170 out:
Aubrey Li26bf7de2007-03-19 01:24:52 +0800171 DEBUGF("BFIN EMAC send: length = %d\n", length);
172 return result;
173}
174
175static int bfin_EMAC_recv(struct eth_device *dev)
176{
177 int length = 0;
178
179 for (;;) {
180 if ((rxbuf[rxIdx]->StatusWord & RX_COMP) == 0) {
181 length = -1;
182 break;
183 }
184 if ((rxbuf[rxIdx]->StatusWord & RX_DMAO) != 0) {
185 printf("Ethernet: rx dma overrun\n");
186 break;
187 }
188 if ((rxbuf[rxIdx]->StatusWord & RX_OK) == 0) {
189 printf("Ethernet: rx error\n");
190 break;
191 }
192 length = rxbuf[rxIdx]->StatusWord & 0x000007FF;
193 if (length <= 4) {
194 printf("Ethernet: bad frame\n");
195 break;
196 }
197 NetRxPackets[rxIdx] =
198 (volatile uchar *)(rxbuf[rxIdx]->FrmData->Dest);
199 NetReceive(NetRxPackets[rxIdx], length - 4);
200 *pDMA1_IRQ_STATUS |= DMA_DONE | DMA_ERR;
201 rxbuf[rxIdx]->StatusWord = 0x00000000;
202 if ((rxIdx + 1) >= PKTBUFSRX)
203 rxIdx = 0;
204 else
205 rxIdx++;
206 }
207
208 return length;
209}
210
211/**************************************************************
212 *
213 * Ethernet Initialization Routine
214 *
215 *************************************************************/
216
Mike Frysingerac45af42008-10-14 04:52:00 -0400217/* MDC = SCLK / MDC_freq / 2 - 1 */
218#define MDC_FREQ_TO_DIV(mdc_freq) (get_sclk() / (mdc_freq) / 2 - 1)
219
220static int bfin_miiphy_init(struct eth_device *dev, int *opmode)
221{
222 u16 phydat;
223 size_t count;
224
225 /* Enable PHY output */
226 *pVR_CTL |= CLKBUFOE;
227
228 /* Set all the pins to peripheral mode */
229#ifdef CONFIG_BFIN_MAC_RMII
230 /* grab RMII pins */
231# if defined(__ADSPBF51x__)
232 *pPORTF_MUX = (*pPORTF_MUX & \
233 ~(PORT_x_MUX_3_MASK | PORT_x_MUX_4_MASK | PORT_x_MUX_5_MASK)) | \
234 PORT_x_MUX_3_FUNC_1 | PORT_x_MUX_4_FUNC_1 | PORT_x_MUX_5_FUNC_1;
235 *pPORTF_FER |= PF8 | PF9 | PF10 | PF11 | PF12 | PF13 | PF14 | PF15;
236 *pPORTG_MUX = (*pPORTG_MUX & ~PORT_x_MUX_0_MASK) | PORT_x_MUX_0_FUNC_1;
237 *pPORTG_FER |= PG0 | PG1 | PG2;
238# elif defined(__ADSPBF52x__)
239 *pPORTG_MUX = (*pPORTG_MUX & ~PORT_x_MUX_6_MASK) | PORT_x_MUX_6_FUNC_2;
240 *pPORTG_FER |= PG14 | PG15;
241 *pPORTH_MUX = (*pPORTH_MUX & ~(PORT_x_MUX_0_MASK | PORT_x_MUX_1_MASK)) | \
242 PORT_x_MUX_0_FUNC_2 | PORT_x_MUX_1_FUNC_2;
243 *pPORTH_FER |= PH0 | PH1 | PH2 | PH3 | PH4 | PH5 | PH6 | PH7 | PH8;
244# else
245 *pPORTH_FER |= PH0 | PH1 | PH4 | PH5 | PH6 | PH8 | PH9 | PH14 | PH15;
246# endif
247#else
248 /* grab MII & RMII pins */
249# if defined(__ADSPBF51x__)
250 *pPORTF_MUX = (*pPORTF_MUX & \
251 ~(PORT_x_MUX_0_MASK | PORT_x_MUX_1_MASK | PORT_x_MUX_3_MASK | PORT_x_MUX_4_MASK | PORT_x_MUX_5_MASK)) | \
252 PORT_x_MUX_0_FUNC_1 | PORT_x_MUX_1_FUNC_1 | PORT_x_MUX_3_FUNC_1 | PORT_x_MUX_4_FUNC_1 | PORT_x_MUX_5_FUNC_1;
253 *pPORTF_FER |= PF0 | PF1 | PF2 | PF3 | PF4 | PF5 | PF6 | PF8 | PF9 | PF10 | PF11 | PF12 | PF13 | PF14 | PF15;
254 *pPORTG_MUX = (*pPORTG_MUX & ~PORT_x_MUX_0_MASK) | PORT_x_MUX_0_FUNC_1;
255 *pPORTG_FER |= PG0 | PG1 | PG2;
256# elif defined(__ADSPBF52x__)
257 *pPORTG_MUX = (*pPORTG_MUX & ~PORT_x_MUX_6_MASK) | PORT_x_MUX_6_FUNC_2;
258 *pPORTG_FER |= PG14 | PG15;
259 *pPORTH_MUX = PORT_x_MUX_0_FUNC_2 | PORT_x_MUX_1_FUNC_2 | PORT_x_MUX_2_FUNC_2;
260 *pPORTH_FER = -1; /* all pins */
261# else
262 *pPORTH_FER = -1; /* all pins */
263# endif
264#endif
265
266 /* Odd word alignment for Receive Frame DMA word */
267 /* Configure checksum support and rcve frame word alignment */
268 bfin_write_EMAC_SYSCTL(RXDWA | RXCKS | SET_MDCDIV(MDC_FREQ_TO_DIV(2500000)));
269
270 /* turn on auto-negotiation and wait for link to come up */
271 bfin_miiphy_write(dev->name, PHYADDR, MII_BMCR, BMCR_ANENABLE);
272 count = 0;
273 while (1) {
274 ++count;
275 if (bfin_miiphy_read(dev->name, PHYADDR, MII_BMSR, &phydat))
276 return -1;
277 if (phydat & BMSR_LSTATUS)
278 break;
279 if (count > 30000) {
280 printf("%s: link down, check cable\n", dev->name);
281 return -1;
282 }
283 udelay(100);
284 }
285
286 /* see what kind of link we have */
287 if (bfin_miiphy_read(dev->name, PHYADDR, MII_LPA, &phydat))
288 return -1;
289 if (phydat & LPA_DUPLEX)
290 *opmode = FDMODE;
291 else
292 *opmode = 0;
293
294 bfin_write_EMAC_MMC_CTL(RSTC | CROLL);
295
296 /* Initialize the TX DMA channel registers */
297 *pDMA2_X_COUNT = 0;
298 *pDMA2_X_MODIFY = 4;
299 *pDMA2_Y_COUNT = 0;
300 *pDMA2_Y_MODIFY = 0;
301
302 /* Initialize the RX DMA channel registers */
303 *pDMA1_X_COUNT = 0;
304 *pDMA1_X_MODIFY = 4;
305 *pDMA1_Y_COUNT = 0;
306 *pDMA1_Y_MODIFY = 0;
307
308 return 0;
309}
310
Mike Frysinger395bce42008-02-24 23:58:13 -0500311static int bfin_EMAC_init(struct eth_device *dev, bd_t *bd)
Aubrey Li26bf7de2007-03-19 01:24:52 +0800312{
313 u32 opmode;
314 int dat;
315 int i;
316 DEBUGF("Eth_init: ......\n");
317
318 txIdx = 0;
319 rxIdx = 0;
320
Mike Frysingerac45af42008-10-14 04:52:00 -0400321 /* Initialize System Register */
322 if (bfin_miiphy_init(dev, &dat) < 0)
Aubrey Li26bf7de2007-03-19 01:24:52 +0800323 return -1;
324
Mike Frysingerac45af42008-10-14 04:52:00 -0400325 /* Initialize EMAC address */
Mike Frysinger395bce42008-02-24 23:58:13 -0500326 bfin_EMAC_setup_addr(bd);
Aubrey Li26bf7de2007-03-19 01:24:52 +0800327
Mike Frysingerac45af42008-10-14 04:52:00 -0400328 /* Initialize TX and RX buffer */
Aubrey Li26bf7de2007-03-19 01:24:52 +0800329 for (i = 0; i < PKTBUFSRX; i++) {
330 rxbuf[i] = SetupRxBuffer(i);
331 if (i > 0) {
332 rxbuf[i - 1]->Dma[1].NEXT_DESC_PTR =
333 &(rxbuf[i]->Dma[0]);
334 if (i == (PKTBUFSRX - 1))
335 rxbuf[i]->Dma[1].NEXT_DESC_PTR =
336 &(rxbuf[0]->Dma[0]);
337 }
338 }
339 for (i = 0; i < TX_BUF_CNT; i++) {
340 txbuf[i] = SetupTxBuffer(i);
341 if (i > 0) {
342 txbuf[i - 1]->Dma[1].NEXT_DESC_PTR =
343 &(txbuf[i]->Dma[0]);
344 if (i == (TX_BUF_CNT - 1))
345 txbuf[i]->Dma[1].NEXT_DESC_PTR =
346 &(txbuf[0]->Dma[0]);
347 }
348 }
349
350 /* Set RX DMA */
351 *pDMA1_NEXT_DESC_PTR = &rxbuf[0]->Dma[0];
352 *pDMA1_CONFIG = *((u16 *) (void *)&rxbuf[0]->Dma[0].CONFIG);
353
354 /* Wait MII done */
Mike Frysingerac45af42008-10-14 04:52:00 -0400355 bfin_miiphy_wait();
Aubrey Li26bf7de2007-03-19 01:24:52 +0800356
357 /* We enable only RX here */
358 /* ASTP : Enable Automatic Pad Stripping
359 PR : Promiscuous Mode for test
360 PSF : Receive frames with total length less than 64 bytes.
361 FDMODE : Full Duplex Mode
362 LB : Internal Loopback for test
363 RE : Receiver Enable */
364 if (dat == FDMODE)
365 opmode = ASTP | FDMODE | PSF;
366 else
367 opmode = ASTP | PSF;
368 opmode |= RE;
369#ifdef CONFIG_BFIN_MAC_RMII
370 opmode |= TE | RMII;
371#endif
372 /* Turn on the EMAC */
373 *pEMAC_OPMODE = opmode;
374 return 0;
375}
376
377static void bfin_EMAC_halt(struct eth_device *dev)
378{
379 DEBUGF("Eth_halt: ......\n");
380 /* Turn off the EMAC */
381 *pEMAC_OPMODE = 0x00000000;
382 /* Turn off the EMAC RX DMA */
383 *pDMA1_CONFIG = 0x0000;
384 *pDMA2_CONFIG = 0x0000;
385
386}
387
Mike Frysinger395bce42008-02-24 23:58:13 -0500388void bfin_EMAC_setup_addr(bd_t *bd)
Aubrey Li26bf7de2007-03-19 01:24:52 +0800389{
Mike Frysinger395bce42008-02-24 23:58:13 -0500390 *pEMAC_ADDRLO =
391 bd->bi_enetaddr[0] |
392 bd->bi_enetaddr[1] << 8 |
393 bd->bi_enetaddr[2] << 16 |
394 bd->bi_enetaddr[3] << 24;
395 *pEMAC_ADDRHI =
396 bd->bi_enetaddr[4] |
397 bd->bi_enetaddr[5] << 8;
Aubrey Li26bf7de2007-03-19 01:24:52 +0800398}
399
Aubrey Li26bf7de2007-03-19 01:24:52 +0800400ADI_ETHER_BUFFER *SetupRxBuffer(int no)
401{
402 ADI_ETHER_FRAME_BUFFER *frmbuf;
403 ADI_ETHER_BUFFER *buf;
404 int nobytes_buffer = sizeof(ADI_ETHER_BUFFER[2]) / 2; /* ensure a multi. of 4 */
405 int total_size = nobytes_buffer + RECV_BUFSIZE;
406
407 buf = (ADI_ETHER_BUFFER *) (RXBUF_BASE_ADDR + no * total_size);
408 frmbuf =
409 (ADI_ETHER_FRAME_BUFFER *) (RXBUF_BASE_ADDR + no * total_size +
410 nobytes_buffer);
411
412 memset(buf, 0x00, nobytes_buffer);
413 buf->FrmData = frmbuf;
414 memset(frmbuf, 0xfe, RECV_BUFSIZE);
415
416 /* set up first desc to point to receive frame buffer */
417 buf->Dma[0].NEXT_DESC_PTR = &(buf->Dma[1]);
418 buf->Dma[0].START_ADDR = (u32) buf->FrmData;
419 buf->Dma[0].CONFIG.b_DMA_EN = 1; /* enabled */
420 buf->Dma[0].CONFIG.b_WNR = 1; /* Write to memory */
421 buf->Dma[0].CONFIG.b_WDSIZE = 2; /* wordsize is 32 bits */
422 buf->Dma[0].CONFIG.b_NDSIZE = 5; /* 5 half words is desc size. */
423 buf->Dma[0].CONFIG.b_FLOW = 7; /* large desc flow */
424
425 /* set up second desc to point to status word */
426 buf->Dma[1].NEXT_DESC_PTR = &(buf->Dma[0]);
427 buf->Dma[1].START_ADDR = (u32) & buf->IPHdrChksum;
428 buf->Dma[1].CONFIG.b_DMA_EN = 1; /* enabled */
429 buf->Dma[1].CONFIG.b_WNR = 1; /* Write to memory */
430 buf->Dma[1].CONFIG.b_WDSIZE = 2; /* wordsize is 32 bits */
431 buf->Dma[1].CONFIG.b_DI_EN = 1; /* enable interrupt */
432 buf->Dma[1].CONFIG.b_NDSIZE = 5; /* must be 0 when FLOW is 0 */
433 buf->Dma[1].CONFIG.b_FLOW = 7; /* stop */
434
435 return buf;
436}
437
438ADI_ETHER_BUFFER *SetupTxBuffer(int no)
439{
440 ADI_ETHER_FRAME_BUFFER *frmbuf;
441 ADI_ETHER_BUFFER *buf;
442 int nobytes_buffer = sizeof(ADI_ETHER_BUFFER[2]) / 2; /* ensure a multi. of 4 */
443 int total_size = nobytes_buffer + RECV_BUFSIZE;
444
445 buf = (ADI_ETHER_BUFFER *) (TXBUF_BASE_ADDR + no * total_size);
446 frmbuf =
447 (ADI_ETHER_FRAME_BUFFER *) (TXBUF_BASE_ADDR + no * total_size +
448 nobytes_buffer);
449
450 memset(buf, 0x00, nobytes_buffer);
451 buf->FrmData = frmbuf;
452 memset(frmbuf, 0x00, RECV_BUFSIZE);
453
454 /* set up first desc to point to receive frame buffer */
455 buf->Dma[0].NEXT_DESC_PTR = &(buf->Dma[1]);
456 buf->Dma[0].START_ADDR = (u32) buf->FrmData;
457 buf->Dma[0].CONFIG.b_DMA_EN = 1; /* enabled */
458 buf->Dma[0].CONFIG.b_WNR = 0; /* Read to memory */
459 buf->Dma[0].CONFIG.b_WDSIZE = 2; /* wordsize is 32 bits */
460 buf->Dma[0].CONFIG.b_NDSIZE = 5; /* 5 half words is desc size. */
461 buf->Dma[0].CONFIG.b_FLOW = 7; /* large desc flow */
462
463 /* set up second desc to point to status word */
464 buf->Dma[1].NEXT_DESC_PTR = &(buf->Dma[0]);
465 buf->Dma[1].START_ADDR = (u32) & buf->StatusWord;
466 buf->Dma[1].CONFIG.b_DMA_EN = 1; /* enabled */
467 buf->Dma[1].CONFIG.b_WNR = 1; /* Write to memory */
468 buf->Dma[1].CONFIG.b_WDSIZE = 2; /* wordsize is 32 bits */
469 buf->Dma[1].CONFIG.b_DI_EN = 1; /* enable interrupt */
470 buf->Dma[1].CONFIG.b_NDSIZE = 0; /* must be 0 when FLOW is 0 */
471 buf->Dma[1].CONFIG.b_FLOW = 0; /* stop */
472
473 return buf;
474}
475
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200476#if defined(CONFIG_POST) && defined(CONFIG_SYS_POST_ETHER)
Aubrey Li26bf7de2007-03-19 01:24:52 +0800477int ether_post_test(int flags)
478{
479 uchar buf[64];
480 int i, value = 0;
481 int length;
482
483 printf("\n--------");
484 bfin_EMAC_init(NULL, NULL);
485 /* construct the package */
486 buf[0] = buf[6] = (unsigned char)(*pEMAC_ADDRLO & 0xFF);
487 buf[1] = buf[7] = (unsigned char)((*pEMAC_ADDRLO & 0xFF00) >> 8);
488 buf[2] = buf[8] = (unsigned char)((*pEMAC_ADDRLO & 0xFF0000) >> 16);
489 buf[3] = buf[9] = (unsigned char)((*pEMAC_ADDRLO & 0xFF000000) >> 24);
490 buf[4] = buf[10] = (unsigned char)(*pEMAC_ADDRHI & 0xFF);
491 buf[5] = buf[11] = (unsigned char)((*pEMAC_ADDRHI & 0xFF00) >> 8);
492 buf[12] = 0x08; /* Type: ARP */
493 buf[13] = 0x06;
494 buf[14] = 0x00; /* Hardware type: Ethernet */
495 buf[15] = 0x01;
496 buf[16] = 0x08; /* Protocal type: IP */
497 buf[17] = 0x00;
498 buf[18] = 0x06; /* Hardware size */
499 buf[19] = 0x04; /* Protocol size */
500 buf[20] = 0x00; /* Opcode: request */
501 buf[21] = 0x01;
502
503 for (i = 0; i < 42; i++)
504 buf[i + 22] = i;
505 printf("--------Send 64 bytes......\n");
506 bfin_EMAC_send(NULL, (volatile void *)buf, 64);
507 for (i = 0; i < 100; i++) {
508 udelay(10000);
509 if ((rxbuf[rxIdx]->StatusWord & RX_COMP) != 0) {
510 value = 1;
511 break;
512 }
513 }
514 if (value == 0) {
515 printf("--------EMAC can't receive any data\n");
516 eth_halt();
517 return -1;
518 }
519 length = rxbuf[rxIdx]->StatusWord & 0x000007FF - 4;
520 for (i = 0; i < length; i++) {
521 if (rxbuf[rxIdx]->FrmData->Dest[i] != buf[i]) {
522 printf("--------EMAC receive error data!\n");
523 eth_halt();
524 return -1;
525 }
526 }
527 printf("--------receive %d bytes, matched\n", length);
528 bfin_EMAC_halt(NULL);
529 return 0;
530}
531#endif