Marek Vasut | cfe96f7 | 2012-05-01 11:09:46 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Freescale i.MX28 LCDIF Register Definitions |
| 3 | * |
| 4 | * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com> |
| 5 | * on behalf of DENX Software Engineering GmbH |
| 6 | * |
| 7 | * Based on code from LTIB: |
| 8 | * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License as published by |
| 12 | * the Free Software Foundation; either version 2 of the License, or |
| 13 | * (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 23 | * |
| 24 | */ |
| 25 | |
| 26 | #ifndef __MX28_REGS_LCDIF_H__ |
| 27 | #define __MX28_REGS_LCDIF_H__ |
| 28 | |
| 29 | #include <asm/arch/regs-common.h> |
| 30 | |
| 31 | #ifndef __ASSEMBLY__ |
| 32 | struct mx28_lcdif_regs { |
Otavio Salvador | ddcf13b | 2012-08-05 09:05:30 +0000 | [diff] [blame^] | 33 | mxs_reg_32(hw_lcdif_ctrl) /* 0x00 */ |
| 34 | mxs_reg_32(hw_lcdif_ctrl1) /* 0x10 */ |
| 35 | mxs_reg_32(hw_lcdif_ctrl2) /* 0x20 */ |
| 36 | mxs_reg_32(hw_lcdif_transfer_count) /* 0x30 */ |
| 37 | mxs_reg_32(hw_lcdif_cur_buf) /* 0x40 */ |
| 38 | mxs_reg_32(hw_lcdif_next_buf) /* 0x50 */ |
| 39 | mxs_reg_32(hw_lcdif_timing) /* 0x60 */ |
| 40 | mxs_reg_32(hw_lcdif_vdctrl0) /* 0x70 */ |
| 41 | mxs_reg_32(hw_lcdif_vdctrl1) /* 0x80 */ |
| 42 | mxs_reg_32(hw_lcdif_vdctrl2) /* 0x90 */ |
| 43 | mxs_reg_32(hw_lcdif_vdctrl3) /* 0xa0 */ |
| 44 | mxs_reg_32(hw_lcdif_vdctrl4) /* 0xb0 */ |
| 45 | mxs_reg_32(hw_lcdif_dvictrl0) /* 0xc0 */ |
| 46 | mxs_reg_32(hw_lcdif_dvictrl1) /* 0xd0 */ |
| 47 | mxs_reg_32(hw_lcdif_dvictrl2) /* 0xe0 */ |
| 48 | mxs_reg_32(hw_lcdif_dvictrl3) /* 0xf0 */ |
| 49 | mxs_reg_32(hw_lcdif_dvictrl4) /* 0x100 */ |
| 50 | mxs_reg_32(hw_lcdif_csc_coeffctrl0) /* 0x110 */ |
| 51 | mxs_reg_32(hw_lcdif_csc_coeffctrl1) /* 0x120 */ |
| 52 | mxs_reg_32(hw_lcdif_csc_coeffctrl2) /* 0x130 */ |
| 53 | mxs_reg_32(hw_lcdif_csc_coeffctrl3) /* 0x140 */ |
| 54 | mxs_reg_32(hw_lcdif_csc_coeffctrl4) /* 0x150 */ |
| 55 | mxs_reg_32(hw_lcdif_csc_offset) /* 0x160 */ |
| 56 | mxs_reg_32(hw_lcdif_csc_limit) /* 0x170 */ |
| 57 | mxs_reg_32(hw_lcdif_data) /* 0x180 */ |
| 58 | mxs_reg_32(hw_lcdif_bm_error_stat) /* 0x190 */ |
| 59 | mxs_reg_32(hw_lcdif_crc_stat) /* 0x1a0 */ |
| 60 | mxs_reg_32(hw_lcdif_lcdif_stat) /* 0x1b0 */ |
| 61 | mxs_reg_32(hw_lcdif_version) /* 0x1c0 */ |
| 62 | mxs_reg_32(hw_lcdif_debug0) /* 0x1d0 */ |
| 63 | mxs_reg_32(hw_lcdif_debug1) /* 0x1e0 */ |
| 64 | mxs_reg_32(hw_lcdif_debug2) /* 0x1f0 */ |
Marek Vasut | cfe96f7 | 2012-05-01 11:09:46 +0000 | [diff] [blame] | 65 | }; |
| 66 | #endif |
| 67 | |
| 68 | #define LCDIF_CTRL_SFTRST (1 << 31) |
| 69 | #define LCDIF_CTRL_CLKGATE (1 << 30) |
| 70 | #define LCDIF_CTRL_YCBCR422_INPUT (1 << 29) |
| 71 | #define LCDIF_CTRL_READ_WRITEB (1 << 28) |
| 72 | #define LCDIF_CTRL_WAIT_FOR_VSYNC_EDGE (1 << 27) |
| 73 | #define LCDIF_CTRL_DATA_SHIFT_DIR (1 << 26) |
| 74 | #define LCDIF_CTRL_SHIFT_NUM_BITS_MASK (0x1f << 21) |
| 75 | #define LCDIF_CTRL_SHIFT_NUM_BITS_OFFSET 21 |
| 76 | #define LCDIF_CTRL_DVI_MODE (1 << 20) |
| 77 | #define LCDIF_CTRL_BYPASS_COUNT (1 << 19) |
| 78 | #define LCDIF_CTRL_VSYNC_MODE (1 << 18) |
| 79 | #define LCDIF_CTRL_DOTCLK_MODE (1 << 17) |
| 80 | #define LCDIF_CTRL_DATA_SELECT (1 << 16) |
| 81 | #define LCDIF_CTRL_INPUT_DATA_SWIZZLE_MASK (0x3 << 14) |
| 82 | #define LCDIF_CTRL_INPUT_DATA_SWIZZLE_OFFSET 14 |
| 83 | #define LCDIF_CTRL_CSC_DATA_SWIZZLE_MASK (0x3 << 12) |
| 84 | #define LCDIF_CTRL_CSC_DATA_SWIZZLE_OFFSET 12 |
| 85 | #define LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK (0x3 << 10) |
| 86 | #define LCDIF_CTRL_LCD_DATABUS_WIDTH_OFFSET 10 |
| 87 | #define LCDIF_CTRL_LCD_DATABUS_WIDTH_16BIT (0 << 10) |
| 88 | #define LCDIF_CTRL_LCD_DATABUS_WIDTH_8BIT (1 << 10) |
| 89 | #define LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT (2 << 10) |
| 90 | #define LCDIF_CTRL_LCD_DATABUS_WIDTH_24BIT (3 << 10) |
| 91 | #define LCDIF_CTRL_WORD_LENGTH_MASK (0x3 << 8) |
| 92 | #define LCDIF_CTRL_WORD_LENGTH_OFFSET 8 |
| 93 | #define LCDIF_CTRL_WORD_LENGTH_16BIT (0 << 8) |
| 94 | #define LCDIF_CTRL_WORD_LENGTH_8BIT (1 << 8) |
| 95 | #define LCDIF_CTRL_WORD_LENGTH_18BIT (2 << 8) |
| 96 | #define LCDIF_CTRL_WORD_LENGTH_24BIT (3 << 8) |
| 97 | #define LCDIF_CTRL_RGB_TO_YCBCR422_CSC (1 << 7) |
| 98 | #define LCDIF_CTRL_LCDIF_MASTER (1 << 5) |
| 99 | #define LCDIF_CTRL_DATA_FORMAT_16_BIT (1 << 3) |
| 100 | #define LCDIF_CTRL_DATA_FORMAT_18_BIT (1 << 2) |
| 101 | #define LCDIF_CTRL_DATA_FORMAT_24_BIT (1 << 1) |
| 102 | #define LCDIF_CTRL_RUN (1 << 0) |
| 103 | |
| 104 | #define LCDIF_CTRL1_COMBINE_MPU_WR_STRB (1 << 27) |
| 105 | #define LCDIF_CTRL1_BM_ERROR_IRQ_EN (1 << 26) |
| 106 | #define LCDIF_CTRL1_BM_ERROR_IRQ (1 << 25) |
| 107 | #define LCDIF_CTRL1_RECOVER_ON_UNDERFLOW (1 << 24) |
| 108 | #define LCDIF_CTRL1_INTERLACE_FIELDS (1 << 23) |
| 109 | #define LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD (1 << 22) |
| 110 | #define LCDIF_CTRL1_FIFO_CLEAR (1 << 21) |
| 111 | #define LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS (1 << 20) |
| 112 | #define LCDIF_CTRL1_BYTE_PACKING_FORMAT_MASK (0xf << 16) |
| 113 | #define LCDIF_CTRL1_BYTE_PACKING_FORMAT_OFFSET 16 |
| 114 | #define LCDIF_CTRL1_OVERFLOW_IRQ_EN (1 << 15) |
| 115 | #define LCDIF_CTRL1_UNDERFLOW_IRQ_EN (1 << 14) |
| 116 | #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN (1 << 13) |
| 117 | #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN (1 << 12) |
| 118 | #define LCDIF_CTRL1_OVERFLOW_IRQ (1 << 11) |
| 119 | #define LCDIF_CTRL1_UNDERFLOW_IRQ (1 << 10) |
| 120 | #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ (1 << 9) |
| 121 | #define LCDIF_CTRL1_VSYNC_EDGE_IRQ (1 << 8) |
| 122 | #define LCDIF_CTRL1_BUSY_ENABLE (1 << 2) |
| 123 | #define LCDIF_CTRL1_MODE86 (1 << 1) |
| 124 | #define LCDIF_CTRL1_RESET (1 << 0) |
| 125 | |
| 126 | #define LCDIF_CTRL2_OUTSTANDING_REQS_MASK (0x7 << 21) |
| 127 | #define LCDIF_CTRL2_OUTSTANDING_REQS_OFFSET 21 |
| 128 | #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_1 (0x0 << 21) |
| 129 | #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_2 (0x1 << 21) |
| 130 | #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_4 (0x2 << 21) |
| 131 | #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_8 (0x3 << 21) |
| 132 | #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_16 (0x4 << 21) |
| 133 | #define LCDIF_CTRL2_BURST_LEN_8 (1 << 20) |
| 134 | #define LCDIF_CTRL2_ODD_LINE_PATTERN_MASK (0x7 << 16) |
| 135 | #define LCDIF_CTRL2_ODD_LINE_PATTERN_OFFSET 16 |
| 136 | #define LCDIF_CTRL2_ODD_LINE_PATTERN_RGB (0x0 << 16) |
| 137 | #define LCDIF_CTRL2_ODD_LINE_PATTERN_RBG (0x1 << 16) |
| 138 | #define LCDIF_CTRL2_ODD_LINE_PATTERN_GBR (0x2 << 16) |
| 139 | #define LCDIF_CTRL2_ODD_LINE_PATTERN_GRB (0x3 << 16) |
| 140 | #define LCDIF_CTRL2_ODD_LINE_PATTERN_BRG (0x4 << 16) |
| 141 | #define LCDIF_CTRL2_ODD_LINE_PATTERN_BGR (0x5 << 16) |
| 142 | #define LCDIF_CTRL2_EVEN_LINE_PATTERN_MASK (0x7 << 12) |
| 143 | #define LCDIF_CTRL2_EVEN_LINE_PATTERN_OFFSET 12 |
| 144 | #define LCDIF_CTRL2_EVEN_LINE_PATTERN_RGB (0x0 << 12) |
| 145 | #define LCDIF_CTRL2_EVEN_LINE_PATTERN_RBG (0x1 << 12) |
| 146 | #define LCDIF_CTRL2_EVEN_LINE_PATTERN_GBR (0x2 << 12) |
| 147 | #define LCDIF_CTRL2_EVEN_LINE_PATTERN_GRB (0x3 << 12) |
| 148 | #define LCDIF_CTRL2_EVEN_LINE_PATTERN_BRG (0x4 << 12) |
| 149 | #define LCDIF_CTRL2_EVEN_LINE_PATTERN_BGR (0x5 << 12) |
| 150 | #define LCDIF_CTRL2_READ_PACK_DIR (1 << 10) |
| 151 | #define LCDIF_CTRL2_READ_MODE_OUTPUT_IN_RGB_FORMAT (1 << 9) |
| 152 | #define LCDIF_CTRL2_READ_MODE_6_BIT_INPUT (1 << 8) |
| 153 | #define LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_MASK (0x7 << 4) |
| 154 | #define LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_OFFSET 4 |
| 155 | #define LCDIF_CTRL2_INITIAL_DUMMY_READ_MASK (0x7 << 1) |
| 156 | #define LCDIF_CTRL2_INITIAL_DUMMY_READ_OFFSET 1 |
| 157 | |
| 158 | #define LCDIF_TRANSFER_COUNT_V_COUNT_MASK (0xffff << 16) |
| 159 | #define LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET 16 |
| 160 | #define LCDIF_TRANSFER_COUNT_H_COUNT_MASK (0xffff << 0) |
| 161 | #define LCDIF_TRANSFER_COUNT_H_COUNT_OFFSET 0 |
| 162 | |
| 163 | #define LCDIF_CUR_BUF_ADDR_MASK 0xffffffff |
| 164 | #define LCDIF_CUR_BUF_ADDR_OFFSET 0 |
| 165 | |
| 166 | #define LCDIF_NEXT_BUF_ADDR_MASK 0xffffffff |
| 167 | #define LCDIF_NEXT_BUF_ADDR_OFFSET 0 |
| 168 | |
| 169 | #define LCDIF_TIMING_CMD_HOLD_MASK (0xff << 24) |
| 170 | #define LCDIF_TIMING_CMD_HOLD_OFFSET 24 |
| 171 | #define LCDIF_TIMING_CMD_SETUP_MASK (0xff << 16) |
| 172 | #define LCDIF_TIMING_CMD_SETUP_OFFSET 16 |
| 173 | #define LCDIF_TIMING_DATA_HOLD_MASK (0xff << 8) |
| 174 | #define LCDIF_TIMING_DATA_HOLD_OFFSET 8 |
| 175 | #define LCDIF_TIMING_DATA_SETUP_MASK (0xff << 0) |
| 176 | #define LCDIF_TIMING_DATA_SETUP_OFFSET 0 |
| 177 | |
| 178 | #define LCDIF_VDCTRL0_VSYNC_OEB (1 << 29) |
| 179 | #define LCDIF_VDCTRL0_ENABLE_PRESENT (1 << 28) |
| 180 | #define LCDIF_VDCTRL0_VSYNC_POL (1 << 27) |
| 181 | #define LCDIF_VDCTRL0_HSYNC_POL (1 << 26) |
| 182 | #define LCDIF_VDCTRL0_DOTCLK_POL (1 << 25) |
| 183 | #define LCDIF_VDCTRL0_ENABLE_POL (1 << 24) |
| 184 | #define LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT (1 << 21) |
| 185 | #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT (1 << 20) |
| 186 | #define LCDIF_VDCTRL0_HALF_LINE (1 << 19) |
| 187 | #define LCDIF_VDCTRL0_HALF_LINE_MODE (1 << 18) |
| 188 | #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_MASK 0x3ffff |
| 189 | #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_OFFSET 0 |
| 190 | |
| 191 | #define LCDIF_VDCTRL1_VSYNC_PERIOD_MASK 0xffffffff |
| 192 | #define LCDIF_VDCTRL1_VSYNC_PERIOD_OFFSET 0 |
| 193 | |
| 194 | #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_MASK (0x3fff << 18) |
| 195 | #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_OFFSET 18 |
| 196 | #define LCDIF_VDCTRL2_HSYNC_PERIOD_MASK 0x3ffff |
| 197 | #define LCDIF_VDCTRL2_HSYNC_PERIOD_OFFSET 0 |
| 198 | |
| 199 | #define LCDIF_VDCTRL3_MUX_SYNC_SIGNALS (1 << 29) |
| 200 | #define LCDIF_VDCTRL3_VSYNC_ONLY (1 << 28) |
| 201 | #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_MASK (0xfff << 16) |
| 202 | #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_OFFSET 16 |
| 203 | #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_MASK (0xffff << 0) |
| 204 | #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_OFFSET 0 |
| 205 | |
| 206 | #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_MASK (0x7 << 29) |
| 207 | #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_OFFSET 29 |
| 208 | #define LCDIF_VDCTRL4_SYNC_SIGNALS_ON (1 << 18) |
| 209 | #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_MASK 0x3ffff |
| 210 | #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_OFFSET 0 |
| 211 | |
| 212 | #endif /* __MX28_REGS_LCDIF_H__ */ |