Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010 |
| 3 | * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * Designware ethernet IP driver for u-boot |
| 26 | */ |
| 27 | |
| 28 | #include <common.h> |
| 29 | #include <miiphy.h> |
| 30 | #include <malloc.h> |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 31 | #include <linux/compiler.h> |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 32 | #include <linux/err.h> |
| 33 | #include <asm/io.h> |
| 34 | #include "designware.h" |
| 35 | |
Vipin Kumar | 13edd17 | 2012-03-26 00:09:56 +0000 | [diff] [blame] | 36 | static int configure_phy(struct eth_device *dev); |
| 37 | |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 38 | static void tx_descs_init(struct eth_device *dev) |
| 39 | { |
| 40 | struct dw_eth_dev *priv = dev->priv; |
| 41 | struct eth_dma_regs *dma_p = priv->dma_regs_p; |
| 42 | struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0]; |
| 43 | char *txbuffs = &priv->txbuffs[0]; |
| 44 | struct dmamacdescr *desc_p; |
| 45 | u32 idx; |
| 46 | |
| 47 | for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) { |
| 48 | desc_p = &desc_table_p[idx]; |
| 49 | desc_p->dmamac_addr = &txbuffs[idx * CONFIG_ETH_BUFSIZE]; |
| 50 | desc_p->dmamac_next = &desc_table_p[idx + 1]; |
| 51 | |
| 52 | #if defined(CONFIG_DW_ALTDESCRIPTOR) |
| 53 | desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST | |
| 54 | DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS | \ |
| 55 | DESC_TXSTS_TXCHECKINSCTRL | \ |
| 56 | DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS); |
| 57 | |
| 58 | desc_p->txrx_status |= DESC_TXSTS_TXCHAIN; |
| 59 | desc_p->dmamac_cntl = 0; |
| 60 | desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA); |
| 61 | #else |
| 62 | desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN; |
| 63 | desc_p->txrx_status = 0; |
| 64 | #endif |
| 65 | } |
| 66 | |
| 67 | /* Correcting the last pointer of the chain */ |
| 68 | desc_p->dmamac_next = &desc_table_p[0]; |
| 69 | |
| 70 | writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr); |
| 71 | } |
| 72 | |
| 73 | static void rx_descs_init(struct eth_device *dev) |
| 74 | { |
| 75 | struct dw_eth_dev *priv = dev->priv; |
| 76 | struct eth_dma_regs *dma_p = priv->dma_regs_p; |
| 77 | struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0]; |
| 78 | char *rxbuffs = &priv->rxbuffs[0]; |
| 79 | struct dmamacdescr *desc_p; |
| 80 | u32 idx; |
| 81 | |
| 82 | for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) { |
| 83 | desc_p = &desc_table_p[idx]; |
| 84 | desc_p->dmamac_addr = &rxbuffs[idx * CONFIG_ETH_BUFSIZE]; |
| 85 | desc_p->dmamac_next = &desc_table_p[idx + 1]; |
| 86 | |
| 87 | desc_p->dmamac_cntl = |
| 88 | (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) | \ |
| 89 | DESC_RXCTRL_RXCHAIN; |
| 90 | |
| 91 | desc_p->txrx_status = DESC_RXSTS_OWNBYDMA; |
| 92 | } |
| 93 | |
| 94 | /* Correcting the last pointer of the chain */ |
| 95 | desc_p->dmamac_next = &desc_table_p[0]; |
| 96 | |
| 97 | writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr); |
| 98 | } |
| 99 | |
| 100 | static void descs_init(struct eth_device *dev) |
| 101 | { |
| 102 | tx_descs_init(dev); |
| 103 | rx_descs_init(dev); |
| 104 | } |
| 105 | |
| 106 | static int mac_reset(struct eth_device *dev) |
| 107 | { |
| 108 | struct dw_eth_dev *priv = dev->priv; |
| 109 | struct eth_mac_regs *mac_p = priv->mac_regs_p; |
| 110 | struct eth_dma_regs *dma_p = priv->dma_regs_p; |
| 111 | |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 112 | ulong start; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 113 | int timeout = CONFIG_MACRESET_TIMEOUT; |
| 114 | |
| 115 | writel(DMAMAC_SRST, &dma_p->busmode); |
| 116 | writel(MII_PORTSELECT, &mac_p->conf); |
| 117 | |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 118 | start = get_timer(0); |
| 119 | while (get_timer(start) < timeout) { |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 120 | if (!(readl(&dma_p->busmode) & DMAMAC_SRST)) |
| 121 | return 0; |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 122 | |
| 123 | /* Try again after 10usec */ |
| 124 | udelay(10); |
| 125 | }; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 126 | |
| 127 | return -1; |
| 128 | } |
| 129 | |
| 130 | static int dw_write_hwaddr(struct eth_device *dev) |
| 131 | { |
| 132 | struct dw_eth_dev *priv = dev->priv; |
| 133 | struct eth_mac_regs *mac_p = priv->mac_regs_p; |
| 134 | u32 macid_lo, macid_hi; |
| 135 | u8 *mac_id = &dev->enetaddr[0]; |
| 136 | |
| 137 | macid_lo = mac_id[0] + (mac_id[1] << 8) + \ |
| 138 | (mac_id[2] << 16) + (mac_id[3] << 24); |
| 139 | macid_hi = mac_id[4] + (mac_id[5] << 8); |
| 140 | |
| 141 | writel(macid_hi, &mac_p->macaddr0hi); |
| 142 | writel(macid_lo, &mac_p->macaddr0lo); |
| 143 | |
| 144 | return 0; |
| 145 | } |
| 146 | |
| 147 | static int dw_eth_init(struct eth_device *dev, bd_t *bis) |
| 148 | { |
| 149 | struct dw_eth_dev *priv = dev->priv; |
| 150 | struct eth_mac_regs *mac_p = priv->mac_regs_p; |
| 151 | struct eth_dma_regs *dma_p = priv->dma_regs_p; |
| 152 | u32 conf; |
| 153 | |
Vipin Kumar | 13edd17 | 2012-03-26 00:09:56 +0000 | [diff] [blame] | 154 | if (priv->phy_configured != 1) |
| 155 | configure_phy(dev); |
| 156 | |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 157 | /* Print link status only once */ |
| 158 | if (!priv->link_printed) { |
| 159 | printf("ENET Speed is %d Mbps - %s duplex connection\n", |
| 160 | priv->speed, (priv->duplex == HALF) ? "HALF" : "FULL"); |
| 161 | priv->link_printed = 1; |
| 162 | } |
| 163 | |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 164 | /* Reset ethernet hardware */ |
| 165 | if (mac_reset(dev) < 0) |
| 166 | return -1; |
| 167 | |
Vipin KUMAR | c7f6dbe | 2012-03-26 00:09:52 +0000 | [diff] [blame] | 168 | /* Resore the HW MAC address as it has been lost during MAC reset */ |
| 169 | dw_write_hwaddr(dev); |
| 170 | |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 171 | writel(FIXEDBURST | PRIORXTX_41 | BURST_16, |
| 172 | &dma_p->busmode); |
| 173 | |
Dinh Nguyen | 66f119e | 2012-06-08 05:26:52 +0000 | [diff] [blame] | 174 | writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD | |
| 175 | TXSECONDFRAME, &dma_p->opmode); |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 176 | |
| 177 | conf = FRAMEBURSTENABLE | DISABLERXOWN; |
| 178 | |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 179 | if (priv->speed != 1000) |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 180 | conf |= MII_PORTSELECT; |
| 181 | |
Vipin Kumar | 9afc1af | 2012-05-07 13:06:44 +0530 | [diff] [blame] | 182 | if ((priv->interface != PHY_INTERFACE_MODE_MII) && |
| 183 | (priv->interface != PHY_INTERFACE_MODE_GMII)) { |
| 184 | |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 185 | if (priv->speed == 100) |
Vipin Kumar | 9afc1af | 2012-05-07 13:06:44 +0530 | [diff] [blame] | 186 | conf |= FES_100; |
| 187 | } |
| 188 | |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 189 | if (priv->duplex == FULL) |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 190 | conf |= FULLDPLXMODE; |
| 191 | |
| 192 | writel(conf, &mac_p->conf); |
| 193 | |
| 194 | descs_init(dev); |
| 195 | |
| 196 | /* |
| 197 | * Start/Enable xfer at dma as well as mac level |
| 198 | */ |
| 199 | writel(readl(&dma_p->opmode) | RXSTART, &dma_p->opmode); |
| 200 | writel(readl(&dma_p->opmode) | TXSTART, &dma_p->opmode); |
| 201 | |
Armando Visconti | aa51005 | 2012-03-26 00:09:55 +0000 | [diff] [blame] | 202 | writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf); |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 203 | |
| 204 | return 0; |
| 205 | } |
| 206 | |
Joe Hershberger | 10cbe3b | 2012-05-22 18:36:19 +0000 | [diff] [blame] | 207 | static int dw_eth_send(struct eth_device *dev, void *packet, int length) |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 208 | { |
| 209 | struct dw_eth_dev *priv = dev->priv; |
| 210 | struct eth_dma_regs *dma_p = priv->dma_regs_p; |
| 211 | u32 desc_num = priv->tx_currdescnum; |
| 212 | struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num]; |
| 213 | |
| 214 | /* Check if the descriptor is owned by CPU */ |
| 215 | if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) { |
| 216 | printf("CPU not owner of tx frame\n"); |
| 217 | return -1; |
| 218 | } |
| 219 | |
Joe Hershberger | 10cbe3b | 2012-05-22 18:36:19 +0000 | [diff] [blame] | 220 | memcpy((void *)desc_p->dmamac_addr, packet, length); |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 221 | |
| 222 | #if defined(CONFIG_DW_ALTDESCRIPTOR) |
| 223 | desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST; |
| 224 | desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) & \ |
| 225 | DESC_TXCTRL_SIZE1MASK; |
| 226 | |
| 227 | desc_p->txrx_status &= ~(DESC_TXSTS_MSK); |
| 228 | desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA; |
| 229 | #else |
| 230 | desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) & \ |
| 231 | DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST | \ |
| 232 | DESC_TXCTRL_TXFIRST; |
| 233 | |
| 234 | desc_p->txrx_status = DESC_TXSTS_OWNBYDMA; |
| 235 | #endif |
| 236 | |
| 237 | /* Test the wrap-around condition. */ |
| 238 | if (++desc_num >= CONFIG_TX_DESCR_NUM) |
| 239 | desc_num = 0; |
| 240 | |
| 241 | priv->tx_currdescnum = desc_num; |
| 242 | |
| 243 | /* Start the transmission */ |
| 244 | writel(POLL_DATA, &dma_p->txpolldemand); |
| 245 | |
| 246 | return 0; |
| 247 | } |
| 248 | |
| 249 | static int dw_eth_recv(struct eth_device *dev) |
| 250 | { |
| 251 | struct dw_eth_dev *priv = dev->priv; |
| 252 | u32 desc_num = priv->rx_currdescnum; |
| 253 | struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num]; |
| 254 | |
| 255 | u32 status = desc_p->txrx_status; |
| 256 | int length = 0; |
| 257 | |
| 258 | /* Check if the owner is the CPU */ |
| 259 | if (!(status & DESC_RXSTS_OWNBYDMA)) { |
| 260 | |
| 261 | length = (status & DESC_RXSTS_FRMLENMSK) >> \ |
| 262 | DESC_RXSTS_FRMLENSHFT; |
| 263 | |
| 264 | NetReceive(desc_p->dmamac_addr, length); |
| 265 | |
| 266 | /* |
| 267 | * Make the current descriptor valid again and go to |
| 268 | * the next one |
| 269 | */ |
| 270 | desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA; |
| 271 | |
| 272 | /* Test the wrap-around condition. */ |
| 273 | if (++desc_num >= CONFIG_RX_DESCR_NUM) |
| 274 | desc_num = 0; |
| 275 | } |
| 276 | |
| 277 | priv->rx_currdescnum = desc_num; |
| 278 | |
| 279 | return length; |
| 280 | } |
| 281 | |
| 282 | static void dw_eth_halt(struct eth_device *dev) |
| 283 | { |
| 284 | struct dw_eth_dev *priv = dev->priv; |
| 285 | |
| 286 | mac_reset(dev); |
| 287 | priv->tx_currdescnum = priv->rx_currdescnum = 0; |
| 288 | } |
| 289 | |
| 290 | static int eth_mdio_read(struct eth_device *dev, u8 addr, u8 reg, u16 *val) |
| 291 | { |
| 292 | struct dw_eth_dev *priv = dev->priv; |
| 293 | struct eth_mac_regs *mac_p = priv->mac_regs_p; |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 294 | ulong start; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 295 | u32 miiaddr; |
| 296 | int timeout = CONFIG_MDIO_TIMEOUT; |
| 297 | |
| 298 | miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | \ |
| 299 | ((reg << MIIREGSHIFT) & MII_REGMSK); |
| 300 | |
| 301 | writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); |
| 302 | |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 303 | start = get_timer(0); |
| 304 | while (get_timer(start) < timeout) { |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 305 | if (!(readl(&mac_p->miiaddr) & MII_BUSY)) { |
| 306 | *val = readl(&mac_p->miidata); |
| 307 | return 0; |
| 308 | } |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 309 | |
| 310 | /* Try again after 10usec */ |
| 311 | udelay(10); |
| 312 | }; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 313 | |
| 314 | return -1; |
| 315 | } |
| 316 | |
| 317 | static int eth_mdio_write(struct eth_device *dev, u8 addr, u8 reg, u16 val) |
| 318 | { |
| 319 | struct dw_eth_dev *priv = dev->priv; |
| 320 | struct eth_mac_regs *mac_p = priv->mac_regs_p; |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 321 | ulong start; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 322 | u32 miiaddr; |
| 323 | int ret = -1, timeout = CONFIG_MDIO_TIMEOUT; |
| 324 | u16 value; |
| 325 | |
| 326 | writel(val, &mac_p->miidata); |
| 327 | miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | \ |
| 328 | ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE; |
| 329 | |
| 330 | writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); |
| 331 | |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 332 | start = get_timer(0); |
| 333 | while (get_timer(start) < timeout) { |
Vipin KUMAR | c7f6dbe | 2012-03-26 00:09:52 +0000 | [diff] [blame] | 334 | if (!(readl(&mac_p->miiaddr) & MII_BUSY)) { |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 335 | ret = 0; |
Vipin KUMAR | c7f6dbe | 2012-03-26 00:09:52 +0000 | [diff] [blame] | 336 | break; |
| 337 | } |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 338 | |
| 339 | /* Try again after 10usec */ |
| 340 | udelay(10); |
| 341 | }; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 342 | |
| 343 | /* Needed as a fix for ST-Phy */ |
| 344 | eth_mdio_read(dev, addr, reg, &value); |
| 345 | |
| 346 | return ret; |
| 347 | } |
| 348 | |
| 349 | #if defined(CONFIG_DW_SEARCH_PHY) |
| 350 | static int find_phy(struct eth_device *dev) |
| 351 | { |
| 352 | int phy_addr = 0; |
| 353 | u16 ctrl, oldctrl; |
| 354 | |
| 355 | do { |
Mike Frysinger | 8ef583a | 2010-12-23 15:40:12 -0500 | [diff] [blame] | 356 | eth_mdio_read(dev, phy_addr, MII_BMCR, &ctrl); |
| 357 | oldctrl = ctrl & BMCR_ANENABLE; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 358 | |
Mike Frysinger | 8ef583a | 2010-12-23 15:40:12 -0500 | [diff] [blame] | 359 | ctrl ^= BMCR_ANENABLE; |
| 360 | eth_mdio_write(dev, phy_addr, MII_BMCR, ctrl); |
| 361 | eth_mdio_read(dev, phy_addr, MII_BMCR, &ctrl); |
| 362 | ctrl &= BMCR_ANENABLE; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 363 | |
| 364 | if (ctrl == oldctrl) { |
| 365 | phy_addr++; |
| 366 | } else { |
Mike Frysinger | 8ef583a | 2010-12-23 15:40:12 -0500 | [diff] [blame] | 367 | ctrl ^= BMCR_ANENABLE; |
| 368 | eth_mdio_write(dev, phy_addr, MII_BMCR, ctrl); |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 369 | |
| 370 | return phy_addr; |
| 371 | } |
| 372 | } while (phy_addr < 32); |
| 373 | |
| 374 | return -1; |
| 375 | } |
| 376 | #endif |
| 377 | |
| 378 | static int dw_reset_phy(struct eth_device *dev) |
| 379 | { |
| 380 | struct dw_eth_dev *priv = dev->priv; |
| 381 | u16 ctrl; |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 382 | ulong start; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 383 | int timeout = CONFIG_PHYRESET_TIMEOUT; |
| 384 | u32 phy_addr = priv->address; |
| 385 | |
Mike Frysinger | 8ef583a | 2010-12-23 15:40:12 -0500 | [diff] [blame] | 386 | eth_mdio_write(dev, phy_addr, MII_BMCR, BMCR_RESET); |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 387 | |
| 388 | start = get_timer(0); |
| 389 | while (get_timer(start) < timeout) { |
Mike Frysinger | 8ef583a | 2010-12-23 15:40:12 -0500 | [diff] [blame] | 390 | eth_mdio_read(dev, phy_addr, MII_BMCR, &ctrl); |
| 391 | if (!(ctrl & BMCR_RESET)) |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 392 | break; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 393 | |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 394 | /* Try again after 10usec */ |
| 395 | udelay(10); |
| 396 | }; |
| 397 | |
| 398 | if (get_timer(start) >= CONFIG_PHYRESET_TIMEOUT) |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 399 | return -1; |
| 400 | |
| 401 | #ifdef CONFIG_PHY_RESET_DELAY |
| 402 | udelay(CONFIG_PHY_RESET_DELAY); |
| 403 | #endif |
| 404 | return 0; |
| 405 | } |
| 406 | |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 407 | /* |
| 408 | * Add weak default function for board specific PHY configuration |
| 409 | */ |
| 410 | int __weak designware_board_phy_init(struct eth_device *dev, int phy_addr, |
| 411 | int (*mii_write)(struct eth_device *, u8, u8, u16), |
| 412 | int dw_reset_phy(struct eth_device *)) |
| 413 | { |
| 414 | return 0; |
| 415 | } |
| 416 | |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 417 | static int configure_phy(struct eth_device *dev) |
| 418 | { |
| 419 | struct dw_eth_dev *priv = dev->priv; |
| 420 | int phy_addr; |
Mike Frysinger | ee7f5bf | 2011-06-02 05:19:37 +0000 | [diff] [blame] | 421 | u16 bmcr; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 422 | #if defined(CONFIG_DW_AUTONEG) |
| 423 | u16 bmsr; |
| 424 | u32 timeout; |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 425 | ulong start; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 426 | #endif |
| 427 | |
| 428 | #if defined(CONFIG_DW_SEARCH_PHY) |
| 429 | phy_addr = find_phy(dev); |
Vipin KUMAR | 024333c | 2012-03-26 00:09:54 +0000 | [diff] [blame] | 430 | if (phy_addr >= 0) |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 431 | priv->address = phy_addr; |
| 432 | else |
| 433 | return -1; |
Mike Frysinger | f0ece9e | 2011-06-02 05:19:38 +0000 | [diff] [blame] | 434 | #else |
| 435 | phy_addr = priv->address; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 436 | #endif |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 437 | |
| 438 | /* |
| 439 | * Some boards need board specific PHY initialization. This is |
| 440 | * after the main driver init code but before the auto negotiation |
| 441 | * is run. |
| 442 | */ |
| 443 | if (designware_board_phy_init(dev, phy_addr, |
| 444 | eth_mdio_write, dw_reset_phy) < 0) |
| 445 | return -1; |
| 446 | |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 447 | if (dw_reset_phy(dev) < 0) |
| 448 | return -1; |
| 449 | |
| 450 | #if defined(CONFIG_DW_AUTONEG) |
Armando Visconti | 20a5dde | 2012-03-26 00:09:58 +0000 | [diff] [blame] | 451 | /* Set Auto-Neg Advertisement capabilities to 10/100 half/full */ |
| 452 | eth_mdio_write(dev, phy_addr, MII_ADVERTISE, 0x1E1); |
| 453 | |
Vikas Manocha | e25c90b | 2012-03-26 00:09:57 +0000 | [diff] [blame] | 454 | bmcr = BMCR_ANENABLE | BMCR_ANRESTART; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 455 | #else |
Mike Frysinger | 8ef583a | 2010-12-23 15:40:12 -0500 | [diff] [blame] | 456 | bmcr = BMCR_SPEED100 | BMCR_FULLDPLX; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 457 | |
| 458 | #if defined(CONFIG_DW_SPEED10M) |
Mike Frysinger | 8ef583a | 2010-12-23 15:40:12 -0500 | [diff] [blame] | 459 | bmcr &= ~BMCR_SPEED100; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 460 | #endif |
| 461 | #if defined(CONFIG_DW_DUPLEXHALF) |
Mike Frysinger | 8ef583a | 2010-12-23 15:40:12 -0500 | [diff] [blame] | 462 | bmcr &= ~BMCR_FULLDPLX; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 463 | #endif |
| 464 | #endif |
Mike Frysinger | 8ef583a | 2010-12-23 15:40:12 -0500 | [diff] [blame] | 465 | if (eth_mdio_write(dev, phy_addr, MII_BMCR, bmcr) < 0) |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 466 | return -1; |
| 467 | |
| 468 | /* Read the phy status register and populate priv structure */ |
| 469 | #if defined(CONFIG_DW_AUTONEG) |
| 470 | timeout = CONFIG_AUTONEG_TIMEOUT; |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 471 | start = get_timer(0); |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 472 | puts("Waiting for PHY auto negotiation to complete"); |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 473 | while (get_timer(start) < timeout) { |
Mike Frysinger | 8ef583a | 2010-12-23 15:40:12 -0500 | [diff] [blame] | 474 | eth_mdio_read(dev, phy_addr, MII_BMSR, &bmsr); |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 475 | if (bmsr & BMSR_ANEGCOMPLETE) { |
| 476 | priv->phy_configured = 1; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 477 | break; |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 478 | } |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 479 | |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 480 | /* Print dot all 1s to show progress */ |
| 481 | if ((get_timer(start) % 1000) == 0) |
| 482 | putc('.'); |
| 483 | |
| 484 | /* Try again after 1msec */ |
| 485 | udelay(1000); |
Amit Virdi | cafabe1 | 2012-03-26 00:09:59 +0000 | [diff] [blame] | 486 | }; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 487 | |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 488 | if (!(bmsr & BMSR_ANEGCOMPLETE)) |
| 489 | puts(" TIMEOUT!\n"); |
| 490 | else |
| 491 | puts(" done\n"); |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 492 | #else |
Vipin Kumar | 13edd17 | 2012-03-26 00:09:56 +0000 | [diff] [blame] | 493 | priv->phy_configured = 1; |
Stefan Roese | ef76025 | 2012-05-07 12:04:25 +0200 | [diff] [blame] | 494 | #endif |
| 495 | |
| 496 | priv->speed = miiphy_speed(dev->name, phy_addr); |
| 497 | priv->duplex = miiphy_duplex(dev->name, phy_addr); |
Vipin Kumar | 13edd17 | 2012-03-26 00:09:56 +0000 | [diff] [blame] | 498 | |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 499 | return 0; |
| 500 | } |
| 501 | |
| 502 | #if defined(CONFIG_MII) |
Mike Frysinger | 5700bb6 | 2010-07-27 18:35:08 -0400 | [diff] [blame] | 503 | static int dw_mii_read(const char *devname, u8 addr, u8 reg, u16 *val) |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 504 | { |
| 505 | struct eth_device *dev; |
| 506 | |
| 507 | dev = eth_get_dev_by_name(devname); |
| 508 | if (dev) |
| 509 | eth_mdio_read(dev, addr, reg, val); |
| 510 | |
| 511 | return 0; |
| 512 | } |
| 513 | |
Mike Frysinger | 5700bb6 | 2010-07-27 18:35:08 -0400 | [diff] [blame] | 514 | static int dw_mii_write(const char *devname, u8 addr, u8 reg, u16 val) |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 515 | { |
| 516 | struct eth_device *dev; |
| 517 | |
| 518 | dev = eth_get_dev_by_name(devname); |
| 519 | if (dev) |
| 520 | eth_mdio_write(dev, addr, reg, val); |
| 521 | |
| 522 | return 0; |
| 523 | } |
| 524 | #endif |
| 525 | |
Vipin Kumar | 9afc1af | 2012-05-07 13:06:44 +0530 | [diff] [blame] | 526 | int designware_initialize(u32 id, ulong base_addr, u32 phy_addr, u32 interface) |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 527 | { |
| 528 | struct eth_device *dev; |
| 529 | struct dw_eth_dev *priv; |
| 530 | |
| 531 | dev = (struct eth_device *) malloc(sizeof(struct eth_device)); |
| 532 | if (!dev) |
| 533 | return -ENOMEM; |
| 534 | |
| 535 | /* |
| 536 | * Since the priv structure contains the descriptors which need a strict |
| 537 | * buswidth alignment, memalign is used to allocate memory |
| 538 | */ |
| 539 | priv = (struct dw_eth_dev *) memalign(16, sizeof(struct dw_eth_dev)); |
| 540 | if (!priv) { |
| 541 | free(dev); |
| 542 | return -ENOMEM; |
| 543 | } |
| 544 | |
| 545 | memset(dev, 0, sizeof(struct eth_device)); |
| 546 | memset(priv, 0, sizeof(struct dw_eth_dev)); |
| 547 | |
| 548 | sprintf(dev->name, "mii%d", id); |
| 549 | dev->iobase = (int)base_addr; |
| 550 | dev->priv = priv; |
| 551 | |
Simon Glass | 7616e78 | 2011-06-13 16:13:10 -0700 | [diff] [blame] | 552 | eth_getenv_enetaddr_by_index("eth", id, &dev->enetaddr[0]); |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 553 | |
| 554 | priv->dev = dev; |
| 555 | priv->mac_regs_p = (struct eth_mac_regs *)base_addr; |
| 556 | priv->dma_regs_p = (struct eth_dma_regs *)(base_addr + |
| 557 | DW_DMA_BASE_OFFSET); |
| 558 | priv->address = phy_addr; |
Vipin Kumar | 13edd17 | 2012-03-26 00:09:56 +0000 | [diff] [blame] | 559 | priv->phy_configured = 0; |
Vipin Kumar | 9afc1af | 2012-05-07 13:06:44 +0530 | [diff] [blame] | 560 | priv->interface = interface; |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 561 | |
Vipin KUMAR | 5b1b188 | 2010-06-29 10:53:34 +0530 | [diff] [blame] | 562 | dev->init = dw_eth_init; |
| 563 | dev->send = dw_eth_send; |
| 564 | dev->recv = dw_eth_recv; |
| 565 | dev->halt = dw_eth_halt; |
| 566 | dev->write_hwaddr = dw_write_hwaddr; |
| 567 | |
| 568 | eth_register(dev); |
| 569 | |
| 570 | #if defined(CONFIG_MII) |
| 571 | miiphy_register(dev->name, dw_mii_read, dw_mii_write); |
| 572 | #endif |
| 573 | return 1; |
| 574 | } |