blob: 1f0792f8204d574a96c5b5324b1bc33c3e2bbc55 [file] [log] [blame]
wdenk3d3befa2004-03-14 15:06:13 +00001/*
2 * (C) Copyright 2003
3 * Texas Instruments.
4 * Kshitij Gupta <kshitij@ti.com>
5 * Configuation settings for the TI OMAP Innovator board.
6 *
7 * (C) Copyright 2004
8 * ARM Ltd.
9 * Philippe Robin, <philippe.robin@arm.com>
10 * Configuration for Integrator AP board.
11 *.
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/*
35 * High Level Configuration Options
36 * (easy to change)
37 */
38#define CONFIG_ARM926EJS 1 /* This is an arm926ejs CPU core */
39#define CONFIG_INTEGRATOR 1 /* in an Integrator board */
40#define CONFIG_ARCH_CINTEGRATOR 1 /* Specifically, a CP */
41
42
43#define CFG_MEMTEST_START 0x100000
44#define CFG_MEMTEST_END 0x10000000
45#define CFG_HZ (1000000 / 256) /* Timer 1 is clocked at 1Mhz, with 256 divider */
46#define CFG_TIMERBASE 0x13000100
47
48#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
49#define CONFIG_SETUP_MEMORY_TAGS 1
50#define CONFIG_MISC_INIT_R 1 /* call misc_init_r during start up */
51/*
52 * Size of malloc() pool
53 */
54#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
wdenk42dfe7a2004-03-14 22:25:36 +000055#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
wdenk3d3befa2004-03-14 15:06:13 +000056
57/*
58 * PL010 Configuration
59 */
60#define CFG_PL010_SERIAL
61#define CONFIG_CONS_INDEX 0
62#define CONFIG_BAUDRATE 38400
63#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
64#define CFG_SERIAL0 0x16000000
65#define CFG_SERIAL1 0x17000000
66
wdenk42dfe7a2004-03-14 22:25:36 +000067/*#define CONFIG_COMMANDS (CFG_CMD_DHCP | CFG_CMD_IMI | CFG_CMD_NET | CFG_CMD_PING | CFG_CMD_BDI | CFG_CMD_PCI) */
68/*#define CONFIG_NET_MULTI */
69/*#define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT */
wdenk3d3befa2004-03-14 15:06:13 +000070
71#define CONFIG_COMMANDS (CFG_CMD_IMI | CFG_CMD_BDI | CFG_CMD_MEMORY)
72
73
74/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
75#include <cmd_confdefs.h>
76
77#define CONFIG_BOOTDELAY 2
wdenk42dfe7a2004-03-14 22:25:36 +000078#define CONFIG_BOOTARGS "root=/dev/mtdblock0 mem=32M console=ttyAM0 console=tty"
wdenk3d3befa2004-03-14 15:06:13 +000079#define CONFIG_BOOTCOMMAND ""
80
81/*
82 * Miscellaneous configurable options
83 */
84#define CFG_LONGHELP /* undef to save memory */
85#define CFG_PROMPT "Integrator-AP # " /* Monitor Command Prompt */
86#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
87/* Print Buffer Size */
88#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
89#define CFG_MAXARGS 16 /* max number of command args */
90#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
91
92#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
93#define CFG_LOAD_ADDR 0x7fc0 /* default load address */
94
95/*-----------------------------------------------------------------------
96 * Stack sizes
97 *
98 * The stack sizes are set up in start.S using the settings below
99 */
100#define CONFIG_STACKSIZE (128*1024) /* regular stack */
101#ifdef CONFIG_USE_IRQ
102#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
103#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
104#endif
105
106/*-----------------------------------------------------------------------
107 * Physical Memory Map
108 */
109#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
110#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
111#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
112
113#define CFG_FLASH_BASE 0x24000000
114
115/*-----------------------------------------------------------------------
116 * FLASH and environment organization
117 */
118#define CFG_ENV_IS_NOWHERE
119#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
120#define PHYS_FLASH_SIZE 0x01000000 /* 16MB */
121/* timeout values are in ticks */
122#define CFG_FLASH_ERASE_TOUT (20*CFG_HZ) /* Timeout for Flash Erase */
123#define CFG_FLASH_WRITE_TOUT (20*CFG_HZ) /* Timeout for Flash Write */
124#define CFG_MAX_FLASH_SECT 128
125#define CFG_ENV_SIZE 32768
126
127#define PHYS_FLASH_1 (CFG_FLASH_BASE)
128
129/*-----------------------------------------------------------------------
130 * PCI definitions
131 */
132
wdenk42dfe7a2004-03-14 22:25:36 +0000133/*#define CONFIG_PCI /--* include pci support */
wdenk3d3befa2004-03-14 15:06:13 +0000134#undef CONFIG_PCI_PNP
135#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
136#define DEBUG
137
138#define CONFIG_EEPRO100
139#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
140
141
142#define INTEGRATOR_BOOT_ROM_BASE 0x20000000
143#define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000
144
wdenk42dfe7a2004-03-14 22:25:36 +0000145/* PCI Base area */
wdenk3d3befa2004-03-14 15:06:13 +0000146#define INTEGRATOR_PCI_BASE 0x40000000
147#define INTEGRATOR_PCI_SIZE 0x3FFFFFFF
148
wdenk42dfe7a2004-03-14 22:25:36 +0000149/* memory map as seen by the CPU on the local bus */
150#define CPU_PCI_IO_ADRS 0x60000000 /* PCI I/O space base */
151#define CPU_PCI_IO_SIZE 0x10000
wdenk3d3befa2004-03-14 15:06:13 +0000152
wdenk42dfe7a2004-03-14 22:25:36 +0000153#define CPU_PCI_CNFG_ADRS 0x61000000 /* PCI config space */
wdenk3d3befa2004-03-14 15:06:13 +0000154#define CPU_PCI_CNFG_SIZE 0x1000000
155
wdenk42dfe7a2004-03-14 22:25:36 +0000156#define PCI_MEM_BASE 0x40000000 /* 512M to xxx */
157/* unused 256M from A0000000-AFFFFFFF might be used for I2O ??? */
158#define INTEGRATOR_PCI_IO_BASE 0x60000000 /* 16M to xxx */
159/* unused (128-16)M from B1000000-B7FFFFFF */
160#define PCI_CONFIG_BASE 0x61000000 /* 16M to xxx */
161/* unused ((128-16)M - 64K) from XXX */
wdenk3d3befa2004-03-14 15:06:13 +0000162
163#define PCI_V3_BASE 0x62000000
164
wdenk42dfe7a2004-03-14 22:25:36 +0000165/* V3 PCI bridge controller */
166#define V3_BASE 0x62000000 /* V360EPC registers */
wdenk3d3befa2004-03-14 15:06:13 +0000167
168#define PCI_ENET0_IOADDR (CPU_PCI_IO_ADRS)
169#define PCI_ENET0_MEMADDR (PCI_MEM_BASE)
170
171
172#define V3_PCI_VENDOR 0x00000000
173#define V3_PCI_DEVICE 0x00000002
174#define V3_PCI_CMD 0x00000004
175#define V3_PCI_STAT 0x00000006
176#define V3_PCI_CC_REV 0x00000008
177#define V3_PCI_HDR_CF 0x0000000C
178#define V3_PCI_IO_BASE 0x00000010
179#define V3_PCI_BASE0 0x00000014
180#define V3_PCI_BASE1 0x00000018
181#define V3_PCI_SUB_VENDOR 0x0000002C
182#define V3_PCI_SUB_ID 0x0000002E
183#define V3_PCI_ROM 0x00000030
184#define V3_PCI_BPARAM 0x0000003C
185#define V3_PCI_MAP0 0x00000040
186#define V3_PCI_MAP1 0x00000044
187#define V3_PCI_INT_STAT 0x00000048
188#define V3_PCI_INT_CFG 0x0000004C
189#define V3_LB_BASE0 0x00000054
190#define V3_LB_BASE1 0x00000058
191#define V3_LB_MAP0 0x0000005E
192#define V3_LB_MAP1 0x00000062
193#define V3_LB_BASE2 0x00000064
194#define V3_LB_MAP2 0x00000066
195#define V3_LB_SIZE 0x00000068
196#define V3_LB_IO_BASE 0x0000006E
197#define V3_FIFO_CFG 0x00000070
198#define V3_FIFO_PRIORITY 0x00000072
199#define V3_FIFO_STAT 0x00000074
200#define V3_LB_ISTAT 0x00000076
201#define V3_LB_IMASK 0x00000077
202#define V3_SYSTEM 0x00000078
203#define V3_LB_CFG 0x0000007A
204#define V3_PCI_CFG 0x0000007C
205#define V3_DMA_PCI_ADR0 0x00000080
206#define V3_DMA_PCI_ADR1 0x00000090
207#define V3_DMA_LOCAL_ADR0 0x00000084
208#define V3_DMA_LOCAL_ADR1 0x00000094
209#define V3_DMA_LENGTH0 0x00000088
210#define V3_DMA_LENGTH1 0x00000098
211#define V3_DMA_CSR0 0x0000008B
212#define V3_DMA_CSR1 0x0000009B
213#define V3_DMA_CTLB_ADR0 0x0000008C
214#define V3_DMA_CTLB_ADR1 0x0000009C
215#define V3_DMA_DELAY 0x000000E0
216#define V3_MAIL_DATA 0x000000C0
217#define V3_PCI_MAIL_IEWR 0x000000D0
218#define V3_PCI_MAIL_IERD 0x000000D2
219#define V3_LB_MAIL_IEWR 0x000000D4
220#define V3_LB_MAIL_IERD 0x000000D6
221#define V3_MAIL_WR_STAT 0x000000D8
222#define V3_MAIL_RD_STAT 0x000000DA
223#define V3_QBA_MAP 0x000000DC
224
wdenk42dfe7a2004-03-14 22:25:36 +0000225/* SYSTEM register bits */
wdenk3d3befa2004-03-14 15:06:13 +0000226#define V3_SYSTEM_M_RST_OUT (1 << 15)
227#define V3_SYSTEM_M_LOCK (1 << 14)
228
wdenk42dfe7a2004-03-14 22:25:36 +0000229/* PCI_CFG bits */
wdenk3d3befa2004-03-14 15:06:13 +0000230#define V3_PCI_CFG_M_RETRY_EN (1 << 10)
231#define V3_PCI_CFG_M_AD_LOW1 (1 << 9)
232#define V3_PCI_CFG_M_AD_LOW0 (1 << 8)
233
wdenk42dfe7a2004-03-14 22:25:36 +0000234/* PCI MAP register bits (PCI -> Local bus) */
wdenk3d3befa2004-03-14 15:06:13 +0000235#define V3_PCI_MAP_M_MAP_ADR 0xFFF00000
236#define V3_PCI_MAP_M_RD_POST_INH (1 << 15)
237#define V3_PCI_MAP_M_ROM_SIZE (1 << 11 | 1 << 10)
238#define V3_PCI_MAP_M_SWAP (1 << 9 | 1 << 8)
239#define V3_PCI_MAP_M_ADR_SIZE 0x000000F0
240#define V3_PCI_MAP_M_REG_EN (1 << 1)
241#define V3_PCI_MAP_M_ENABLE (1 << 0)
242
wdenk42dfe7a2004-03-14 22:25:36 +0000243/* 9 => 512M window size */
wdenk3d3befa2004-03-14 15:06:13 +0000244#define V3_PCI_MAP_M_ADR_SIZE_512M 0x00000090
245
wdenk42dfe7a2004-03-14 22:25:36 +0000246/* A => 1024M window size */
wdenk3d3befa2004-03-14 15:06:13 +0000247#define V3_PCI_MAP_M_ADR_SIZE_1024M 0x000000A0
248
wdenk42dfe7a2004-03-14 22:25:36 +0000249/* LB_BASE register bits (Local bus -> PCI) */
wdenk3d3befa2004-03-14 15:06:13 +0000250#define V3_LB_BASE_M_MAP_ADR 0xFFF00000
251#define V3_LB_BASE_M_SWAP (1 << 8 | 1 << 9)
252#define V3_LB_BASE_M_ADR_SIZE 0x000000F0
253#define V3_LB_BASE_M_PREFETCH (1 << 3)
254#define V3_LB_BASE_M_ENABLE (1 << 0)
255
wdenk42dfe7a2004-03-14 22:25:36 +0000256/* PCI COMMAND REGISTER bits */
wdenk3d3befa2004-03-14 15:06:13 +0000257#define V3_COMMAND_M_FBB_EN (1 << 9)
258#define V3_COMMAND_M_SERR_EN (1 << 8)
259#define V3_COMMAND_M_PAR_EN (1 << 6)
260#define V3_COMMAND_M_MASTER_EN (1 << 2)
261#define V3_COMMAND_M_MEM_EN (1 << 1)
262#define V3_COMMAND_M_IO_EN (1 << 0)
263
264#define INTEGRATOR_SC_BASE 0x11000000
265#define INTEGRATOR_SC_PCIENABLE_OFFSET 0x18
266#define INTEGRATOR_SC_PCIENABLE \
267 (INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET)
268
269
270#endif /* __CONFIG_H */