wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 1 | /* |
| 2 | * armboot - Startup Code for OMP2420/ARM1136 CPU-core |
| 3 | * |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 4 | * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com> |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 5 | * |
Albert ARIBAUD | fa82f87 | 2011-08-04 18:45:45 +0200 | [diff] [blame] | 6 | * Copyright (c) 2001 Marius Gröger <mag@sysgo.de> |
| 7 | * Copyright (c) 2002 Alex Züpke <azu@sysgo.de> |
Detlev Zundel | 792a09e | 2009-05-13 10:54:10 +0200 | [diff] [blame] | 8 | * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de> |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 9 | * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com> |
| 10 | * Copyright (c) 2003 Kshitij <kshitij@ti.com> |
| 11 | * |
| 12 | * See file CREDITS for list of people who contributed to this |
| 13 | * project. |
| 14 | * |
| 15 | * This program is free software; you can redistribute it and/or |
| 16 | * modify it under the terms of the GNU General Public License as |
| 17 | * published by the Free Software Foundation; either version 2 of |
| 18 | * the License, or (at your option) any later version. |
| 19 | * |
| 20 | * This program is distributed in the hope that it will be useful, |
| 21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 23 | * GNU General Public License for more details. |
| 24 | * |
| 25 | * You should have received a copy of the GNU General Public License |
| 26 | * along with this program; if not, write to the Free Software |
| 27 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 28 | * MA 02111-1307 USA |
| 29 | */ |
| 30 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 31 | #include <asm-offsets.h> |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 32 | #include <config.h> |
| 33 | #include <version.h> |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 34 | .globl _start |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 35 | _start: b reset |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 36 | #ifdef CONFIG_SPL_BUILD |
Kyungmin Park | 751b9b5 | 2008-01-17 16:43:25 +0900 | [diff] [blame] | 37 | ldr pc, _hang |
| 38 | ldr pc, _hang |
| 39 | ldr pc, _hang |
| 40 | ldr pc, _hang |
| 41 | ldr pc, _hang |
| 42 | ldr pc, _hang |
| 43 | ldr pc, _hang |
| 44 | |
| 45 | _hang: |
| 46 | .word do_hang |
| 47 | .word 0x12345678 |
| 48 | .word 0x12345678 |
| 49 | .word 0x12345678 |
| 50 | .word 0x12345678 |
| 51 | .word 0x12345678 |
| 52 | .word 0x12345678 |
| 53 | .word 0x12345678 /* now 16*4=64 */ |
| 54 | #else |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 55 | ldr pc, _undefined_instruction |
| 56 | ldr pc, _software_interrupt |
| 57 | ldr pc, _prefetch_abort |
| 58 | ldr pc, _data_abort |
| 59 | ldr pc, _not_used |
| 60 | ldr pc, _irq |
| 61 | ldr pc, _fiq |
| 62 | |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 63 | _undefined_instruction: .word undefined_instruction |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 64 | _software_interrupt: .word software_interrupt |
| 65 | _prefetch_abort: .word prefetch_abort |
| 66 | _data_abort: .word data_abort |
| 67 | _not_used: .word not_used |
| 68 | _irq: .word irq |
| 69 | _fiq: .word fiq |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 70 | _pad: .word 0x12345678 /* now 16*4=64 */ |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 71 | #endif /* CONFIG_SPL_BUILD */ |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 72 | .global _end_vect |
| 73 | _end_vect: |
| 74 | |
| 75 | .balignl 16,0xdeadbeef |
| 76 | /* |
| 77 | ************************************************************************* |
| 78 | * |
| 79 | * Startup Code (reset vector) |
| 80 | * |
| 81 | * do important init only if we don't start from memory! |
| 82 | * setup Memory and board specific bits prior to relocation. |
| 83 | * relocate armboot to ram |
| 84 | * setup stack |
| 85 | * |
| 86 | ************************************************************************* |
| 87 | */ |
| 88 | |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 89 | .globl _TEXT_BASE |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 90 | _TEXT_BASE: |
Benoît Thébaudeau | 508611b | 2013-04-11 09:35:42 +0000 | [diff] [blame] | 91 | #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE) |
| 92 | .word CONFIG_SPL_TEXT_BASE |
| 93 | #else |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 94 | .word CONFIG_SYS_TEXT_BASE |
Benoît Thébaudeau | 508611b | 2013-04-11 09:35:42 +0000 | [diff] [blame] | 95 | #endif |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 96 | |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 97 | /* |
| 98 | * These are defined in the board-specific linker script. |
Heiko Schocher | bafe743 | 2010-10-13 07:57:14 +0200 | [diff] [blame] | 99 | * Subtracting _start from them lets the linker put their |
| 100 | * relative position in the executable instead of leaving |
| 101 | * them null. |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 102 | */ |
Heiko Schocher | bafe743 | 2010-10-13 07:57:14 +0200 | [diff] [blame] | 103 | .globl _bss_start_ofs |
| 104 | _bss_start_ofs: |
| 105 | .word __bss_start - _start |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 106 | |
Stefano Babic | b736e4b | 2012-10-10 21:11:41 +0000 | [diff] [blame] | 107 | .global _image_copy_end_ofs |
| 108 | _image_copy_end_ofs: |
| 109 | .word __image_copy_end - _start |
| 110 | |
Heiko Schocher | bafe743 | 2010-10-13 07:57:14 +0200 | [diff] [blame] | 111 | .globl _bss_end_ofs |
| 112 | _bss_end_ofs: |
Simon Glass | 3929fb0 | 2013-03-14 06:54:53 +0000 | [diff] [blame] | 113 | .word __bss_end - _start |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 114 | |
Po-Yu Chuang | f326cbb | 2011-03-01 23:02:04 +0000 | [diff] [blame] | 115 | .globl _end_ofs |
| 116 | _end_ofs: |
| 117 | .word _end - _start |
| 118 | |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 119 | #ifdef CONFIG_USE_IRQ |
| 120 | /* IRQ stack memory (calculated at run-time) */ |
| 121 | .globl IRQ_STACK_START |
| 122 | IRQ_STACK_START: |
| 123 | .word 0x0badc0de |
| 124 | |
| 125 | /* IRQ stack memory (calculated at run-time) */ |
| 126 | .globl FIQ_STACK_START |
| 127 | FIQ_STACK_START: |
| 128 | .word 0x0badc0de |
| 129 | #endif |
| 130 | |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 131 | /* IRQ stack memory (calculated at run-time) + 8 bytes */ |
| 132 | .globl IRQ_STACK_START_IN |
| 133 | IRQ_STACK_START_IN: |
| 134 | .word 0x0badc0de |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 135 | |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 136 | /* |
| 137 | * the actual reset code |
| 138 | */ |
| 139 | |
| 140 | reset: |
| 141 | /* |
| 142 | * set the cpu to SVC32 mode |
| 143 | */ |
| 144 | mrs r0,cpsr |
| 145 | bic r0,r0,#0x1f |
| 146 | orr r0,r0,#0xd3 |
| 147 | msr cpsr,r0 |
| 148 | |
| 149 | #ifdef CONFIG_OMAP2420H4 |
| 150 | /* Copy vectors to mask ROM indirect addr */ |
| 151 | adr r0, _start /* r0 <- current position of code */ |
| 152 | add r0, r0, #4 /* skip reset vector */ |
| 153 | mov r2, #64 /* r2 <- size to copy */ |
| 154 | add r2, r0, r2 /* r2 <- source end address */ |
| 155 | mov r1, #SRAM_OFFSET0 /* build vect addr */ |
| 156 | mov r3, #SRAM_OFFSET1 |
| 157 | add r1, r1, r3 |
| 158 | mov r3, #SRAM_OFFSET2 |
| 159 | add r1, r1, r3 |
| 160 | next: |
| 161 | ldmia r0!, {r3-r10} /* copy from source address [r0] */ |
| 162 | stmia r1!, {r3-r10} /* copy to target address [r1] */ |
| 163 | cmp r0, r2 /* until source end address [r2] */ |
| 164 | bne next /* loop until equal */ |
| 165 | bl cpy_clk_code /* put dpll adjust code behind vectors */ |
| 166 | #endif |
| 167 | /* the mask ROM code should have PLL and others stable */ |
| 168 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
| 169 | bl cpu_init_crit |
| 170 | #endif |
| 171 | |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 172 | bl _main |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 173 | |
| 174 | /*------------------------------------------------------------------------------*/ |
| 175 | |
| 176 | /* |
| 177 | * void relocate_code (addr_sp, gd, addr_moni) |
| 178 | * |
Benoît Thébaudeau | 959eaa7 | 2013-04-11 09:35:43 +0000 | [diff] [blame] | 179 | * This function relocates the monitor code. |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 180 | */ |
| 181 | .globl relocate_code |
| 182 | relocate_code: |
| 183 | mov r4, r0 /* save addr_sp */ |
| 184 | mov r5, r1 /* save addr of gd */ |
| 185 | mov r6, r2 /* save addr of destination */ |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 186 | |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 187 | adr r0, _start |
Andreas Bießmann | a1a47d3 | 2010-12-01 00:58:34 +0100 | [diff] [blame] | 188 | cmp r0, r6 |
Zhong Hongbo | 76abfa5 | 2012-09-01 20:49:52 +0000 | [diff] [blame] | 189 | moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */ |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 190 | beq relocate_done /* skip relocation */ |
Andreas Bießmann | a78fb68 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 191 | mov r1, r6 /* r1 <- scratch for copy_loop */ |
Stefano Babic | b736e4b | 2012-10-10 21:11:41 +0000 | [diff] [blame] | 192 | ldr r3, _image_copy_end_ofs |
Heiko Schocher | bafe743 | 2010-10-13 07:57:14 +0200 | [diff] [blame] | 193 | add r2, r0, r3 /* r2 <- source end address */ |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 194 | |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 195 | copy_loop: |
| 196 | ldmia r0!, {r9-r10} /* copy from source address [r0] */ |
Andreas Bießmann | a78fb68 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 197 | stmia r1!, {r9-r10} /* copy to target address [r1] */ |
Albert Aribaud | da90d4c | 2010-10-05 16:06:39 +0200 | [diff] [blame] | 198 | cmp r0, r2 /* until source end address [r2] */ |
| 199 | blo copy_loop |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 200 | |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 201 | #ifndef CONFIG_SPL_BUILD |
Heiko Schocher | bafe743 | 2010-10-13 07:57:14 +0200 | [diff] [blame] | 202 | /* |
| 203 | * fix .rel.dyn relocations |
| 204 | */ |
| 205 | ldr r0, _TEXT_BASE /* r0 <- Text base */ |
Andreas Bießmann | a78fb68 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 206 | sub r9, r6, r0 /* r9 <- relocation offset */ |
Heiko Schocher | bafe743 | 2010-10-13 07:57:14 +0200 | [diff] [blame] | 207 | ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */ |
| 208 | add r10, r10, r0 /* r10 <- sym table in FLASH */ |
| 209 | ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */ |
| 210 | add r2, r2, r0 /* r2 <- rel dyn start in FLASH */ |
| 211 | ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */ |
| 212 | add r3, r3, r0 /* r3 <- rel dyn end in FLASH */ |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 213 | fixloop: |
Gray Remlin | 8c0c2b9 | 2010-10-24 16:18:31 +0100 | [diff] [blame] | 214 | ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */ |
| 215 | add r0, r0, r9 /* r0 <- location to fix up in RAM */ |
Heiko Schocher | bafe743 | 2010-10-13 07:57:14 +0200 | [diff] [blame] | 216 | ldr r1, [r2, #4] |
Andreas Bießmann | 1f52d89 | 2010-12-01 00:58:35 +0100 | [diff] [blame] | 217 | and r7, r1, #0xff |
| 218 | cmp r7, #23 /* relative fixup? */ |
Heiko Schocher | bafe743 | 2010-10-13 07:57:14 +0200 | [diff] [blame] | 219 | beq fixrel |
Andreas Bießmann | 1f52d89 | 2010-12-01 00:58:35 +0100 | [diff] [blame] | 220 | cmp r7, #2 /* absolute fixup? */ |
Heiko Schocher | bafe743 | 2010-10-13 07:57:14 +0200 | [diff] [blame] | 221 | beq fixabs |
| 222 | /* ignore unknown type of fixup */ |
| 223 | b fixnext |
| 224 | fixabs: |
| 225 | /* absolute fix: set location to (offset) symbol value */ |
| 226 | mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */ |
| 227 | add r1, r10, r1 /* r1 <- address of symbol in table */ |
| 228 | ldr r1, [r1, #4] /* r1 <- symbol value */ |
Wolfgang Denk | 3600945 | 2010-12-09 11:26:24 +0100 | [diff] [blame] | 229 | add r1, r1, r9 /* r1 <- relocated sym addr */ |
Heiko Schocher | bafe743 | 2010-10-13 07:57:14 +0200 | [diff] [blame] | 230 | b fixnext |
| 231 | fixrel: |
| 232 | /* relative fix: increase location by offset */ |
| 233 | ldr r1, [r0] |
| 234 | add r1, r1, r9 |
| 235 | fixnext: |
| 236 | str r1, [r0] |
Gray Remlin | 8c0c2b9 | 2010-10-24 16:18:31 +0100 | [diff] [blame] | 237 | add r2, r2, #8 /* each rel.dyn entry is 8 bytes */ |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 238 | cmp r2, r3 |
Wolfgang Denk | 79e6313 | 2010-10-23 23:22:38 +0200 | [diff] [blame] | 239 | blo fixloop |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 240 | #endif |
| 241 | |
| 242 | relocate_done: |
| 243 | |
| 244 | bx lr |
| 245 | |
| 246 | #ifndef CONFIG_SPL_BUILD |
Stefano Babic | b736e4b | 2012-10-10 21:11:41 +0000 | [diff] [blame] | 247 | |
| 248 | _rel_dyn_start_ofs: |
| 249 | .word __rel_dyn_start - _start |
| 250 | _rel_dyn_end_ofs: |
| 251 | .word __rel_dyn_end - _start |
| 252 | _dynsym_start_ofs: |
| 253 | .word __dynsym_start - _start |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 254 | |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 255 | #endif |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 256 | |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 257 | .globl c_runtime_cpu_setup |
| 258 | c_runtime_cpu_setup: |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 259 | |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 260 | bx lr |
Heiko Schocher | bafe743 | 2010-10-13 07:57:14 +0200 | [diff] [blame] | 261 | |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 262 | /* |
| 263 | ************************************************************************* |
| 264 | * |
| 265 | * CPU_init_critical registers |
| 266 | * |
| 267 | * setup important registers |
| 268 | * setup memory timing |
| 269 | * |
| 270 | ************************************************************************* |
| 271 | */ |
Magnus Lilja | 40c642b | 2009-06-13 20:50:01 +0200 | [diff] [blame] | 272 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 273 | cpu_init_crit: |
| 274 | /* |
| 275 | * flush v4 I/D caches |
| 276 | */ |
| 277 | mov r0, #0 |
George G. Davis | 409a07c | 2010-05-11 10:15:36 -0400 | [diff] [blame] | 278 | mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */ |
| 279 | mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */ |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 280 | |
| 281 | /* |
| 282 | * disable MMU stuff and caches |
| 283 | */ |
| 284 | mrc p15, 0, r0, c1, c0, 0 |
| 285 | bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS) |
| 286 | bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM) |
| 287 | orr r0, r0, #0x00000002 @ set bit 2 (A) Align |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 288 | orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 289 | mcr p15, 0, r0, c1, c0, 0 |
| 290 | |
| 291 | /* |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 292 | * Jump to board specific initialization... The Mask ROM will have already initialized |
| 293 | * basic memory. Go here to bump up clock rate and handle wake up conditions. |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 294 | */ |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 295 | mov ip, lr /* persevere link reg across call */ |
Wolfgang Denk | 87cb686 | 2005-10-06 17:08:18 +0200 | [diff] [blame] | 296 | bl lowlevel_init /* go setup pll,mux,memory */ |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 297 | mov lr, ip /* restore link */ |
| 298 | mov pc, lr /* back to my caller */ |
Magnus Lilja | 40c642b | 2009-06-13 20:50:01 +0200 | [diff] [blame] | 299 | #endif /* CONFIG_SKIP_LOWLEVEL_INIT */ |
Kyungmin Park | 751b9b5 | 2008-01-17 16:43:25 +0900 | [diff] [blame] | 300 | |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 301 | #ifndef CONFIG_SPL_BUILD |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 302 | /* |
| 303 | ************************************************************************* |
| 304 | * |
| 305 | * Interrupt handling |
| 306 | * |
| 307 | ************************************************************************* |
| 308 | */ |
| 309 | @ |
| 310 | @ IRQ stack frame. |
| 311 | @ |
| 312 | #define S_FRAME_SIZE 72 |
| 313 | |
| 314 | #define S_OLD_R0 68 |
| 315 | #define S_PSR 64 |
| 316 | #define S_PC 60 |
| 317 | #define S_LR 56 |
| 318 | #define S_SP 52 |
| 319 | |
| 320 | #define S_IP 48 |
| 321 | #define S_FP 44 |
| 322 | #define S_R10 40 |
| 323 | #define S_R9 36 |
| 324 | #define S_R8 32 |
| 325 | #define S_R7 28 |
| 326 | #define S_R6 24 |
| 327 | #define S_R5 20 |
| 328 | #define S_R4 16 |
| 329 | #define S_R3 12 |
| 330 | #define S_R2 8 |
| 331 | #define S_R1 4 |
| 332 | #define S_R0 0 |
| 333 | |
| 334 | #define MODE_SVC 0x13 |
| 335 | #define I_BIT 0x80 |
| 336 | |
| 337 | /* |
| 338 | * use bad_save_user_regs for abort/prefetch/undef/swi ... |
| 339 | * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling |
| 340 | */ |
| 341 | |
| 342 | .macro bad_save_user_regs |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 343 | sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 344 | stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12 |
| 345 | |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 346 | ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 347 | ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs) |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 348 | add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack |
| 349 | |
| 350 | add r5, sp, #S_SP |
| 351 | mov r1, lr |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 352 | stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr |
| 353 | mov r0, sp @ save current stack into r0 (param register) |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 354 | .endm |
| 355 | |
| 356 | .macro irq_save_user_regs |
| 357 | sub sp, sp, #S_FRAME_SIZE |
| 358 | stmia sp, {r0 - r12} @ Calling r0-r12 |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 359 | add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good. |
| 360 | stmdb r8, {sp, lr}^ @ Calling SP, LR |
| 361 | str lr, [r8, #0] @ Save calling PC |
| 362 | mrs r6, spsr |
| 363 | str r6, [r8, #4] @ Save CPSR |
| 364 | str r0, [r8, #8] @ Save OLD_R0 |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 365 | mov r0, sp |
| 366 | .endm |
| 367 | |
| 368 | .macro irq_restore_user_regs |
| 369 | ldmia sp, {r0 - lr}^ @ Calling r0 - lr |
| 370 | mov r0, r0 |
| 371 | ldr lr, [sp, #S_PC] @ Get PC |
| 372 | add sp, sp, #S_FRAME_SIZE |
| 373 | subs pc, lr, #4 @ return & move spsr_svc into cpsr |
| 374 | .endm |
| 375 | |
| 376 | .macro get_bad_stack |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 377 | ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode) |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 378 | |
| 379 | str lr, [r13] @ save caller lr in position 0 of saved stack |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 380 | mrs lr, spsr @ get the spsr |
| 381 | str lr, [r13, #4] @ save spsr in position 1 of saved stack |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 382 | |
| 383 | mov r13, #MODE_SVC @ prepare SVC-Mode |
| 384 | @ msr spsr_c, r13 |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 385 | msr spsr, r13 @ switch modes, make sure moves will execute |
| 386 | mov lr, pc @ capture return pc |
| 387 | movs pc, lr @ jump to next instruction & switch modes. |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 388 | .endm |
| 389 | |
| 390 | .macro get_bad_stack_swi |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 391 | sub r13, r13, #4 @ space on current stack for scratch reg. |
| 392 | str r0, [r13] @ save R0's value. |
Heiko Schocher | e48b7c0 | 2010-09-17 13:10:40 +0200 | [diff] [blame] | 393 | ldr r0, IRQ_STACK_START_IN @ get data regions start |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 394 | str lr, [r0] @ save caller lr in position 0 of saved stack |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 395 | mrs r0, spsr @ get the spsr |
| 396 | str lr, [r0, #4] @ save spsr in position 1 of saved stack |
| 397 | ldr r0, [r13] @ restore r0 |
| 398 | add r13, r13, #4 @ pop stack entry |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 399 | .endm |
| 400 | |
| 401 | .macro get_irq_stack @ setup IRQ stack |
| 402 | ldr sp, IRQ_STACK_START |
| 403 | .endm |
| 404 | |
| 405 | .macro get_fiq_stack @ setup FIQ stack |
| 406 | ldr sp, FIQ_STACK_START |
| 407 | .endm |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 408 | #endif /* CONFIG_SPL_BUILD */ |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 409 | |
| 410 | /* |
| 411 | * exception handlers |
| 412 | */ |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 413 | #ifdef CONFIG_SPL_BUILD |
Kyungmin Park | 751b9b5 | 2008-01-17 16:43:25 +0900 | [diff] [blame] | 414 | .align 5 |
| 415 | do_hang: |
| 416 | ldr sp, _TEXT_BASE /* use 32 words about stack */ |
| 417 | bl hang /* hang and never return */ |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 418 | #else /* !CONFIG_SPL_BUILD */ |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 419 | .align 5 |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 420 | undefined_instruction: |
| 421 | get_bad_stack |
| 422 | bad_save_user_regs |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 423 | bl do_undefined_instruction |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 424 | |
| 425 | .align 5 |
| 426 | software_interrupt: |
| 427 | get_bad_stack_swi |
| 428 | bad_save_user_regs |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 429 | bl do_software_interrupt |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 430 | |
| 431 | .align 5 |
| 432 | prefetch_abort: |
| 433 | get_bad_stack |
| 434 | bad_save_user_regs |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 435 | bl do_prefetch_abort |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 436 | |
| 437 | .align 5 |
| 438 | data_abort: |
| 439 | get_bad_stack |
| 440 | bad_save_user_regs |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 441 | bl do_data_abort |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 442 | |
| 443 | .align 5 |
| 444 | not_used: |
| 445 | get_bad_stack |
| 446 | bad_save_user_regs |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 447 | bl do_not_used |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 448 | |
| 449 | #ifdef CONFIG_USE_IRQ |
| 450 | |
| 451 | .align 5 |
| 452 | irq: |
| 453 | get_irq_stack |
| 454 | irq_save_user_regs |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 455 | bl do_irq |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 456 | irq_restore_user_regs |
| 457 | |
| 458 | .align 5 |
| 459 | fiq: |
| 460 | get_fiq_stack |
| 461 | /* someone ought to write a more effiction fiq_save_user_regs */ |
| 462 | irq_save_user_regs |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 463 | bl do_fiq |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 464 | irq_restore_user_regs |
| 465 | |
| 466 | #else |
| 467 | |
| 468 | .align 5 |
| 469 | irq: |
| 470 | get_bad_stack |
| 471 | bad_save_user_regs |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 472 | bl do_irq |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 473 | |
| 474 | .align 5 |
| 475 | fiq: |
| 476 | get_bad_stack |
| 477 | bad_save_user_regs |
wdenk | 082acfd | 2005-01-10 00:01:04 +0000 | [diff] [blame] | 478 | bl do_fiq |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 479 | |
| 480 | #endif |
| 481 | .align 5 |
| 482 | .global arm1136_cache_flush |
| 483 | arm1136_cache_flush: |
Aneesh V | e47f2db | 2011-06-16 23:30:48 +0000 | [diff] [blame] | 484 | #if !defined(CONFIG_SYS_ICACHE_OFF) |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 485 | mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache |
Heiko Schocher | 7e4a9e6 | 2010-09-17 13:10:32 +0200 | [diff] [blame] | 486 | #endif |
Aneesh V | e47f2db | 2011-06-16 23:30:48 +0000 | [diff] [blame] | 487 | #if !defined(CONFIG_SYS_DCACHE_OFF) |
Heiko Schocher | 7e4a9e6 | 2010-09-17 13:10:32 +0200 | [diff] [blame] | 488 | mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache |
| 489 | #endif |
wdenk | 8ed9604 | 2005-01-09 23:16:25 +0000 | [diff] [blame] | 490 | mov pc, lr @ back to caller |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 491 | #endif /* CONFIG_SPL_BUILD */ |