blob: 52256396c43728cc0cafa266ad56e4ab7cdd6ab8 [file] [log] [blame]
wdenk8ed96042005-01-09 23:16:25 +00001/*
2 * armboot - Startup Code for OMP2420/ARM1136 CPU-core
3 *
wdenk082acfd2005-01-10 00:01:04 +00004 * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
wdenk8ed96042005-01-09 23:16:25 +00005 *
Albert ARIBAUDfa82f872011-08-04 18:45:45 +02006 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
7 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundel792a09e2009-05-13 10:54:10 +02008 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
wdenk8ed96042005-01-09 23:16:25 +00009 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
10 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk082acfd2005-01-10 00:01:04 +000022 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk8ed96042005-01-09 23:16:25 +000023 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020031#include <asm-offsets.h>
wdenk8ed96042005-01-09 23:16:25 +000032#include <config.h>
33#include <version.h>
wdenk8ed96042005-01-09 23:16:25 +000034.globl _start
wdenk082acfd2005-01-10 00:01:04 +000035_start: b reset
Aneesh V401bb302011-07-13 05:11:07 +000036#ifdef CONFIG_SPL_BUILD
Kyungmin Park751b9b52008-01-17 16:43:25 +090037 ldr pc, _hang
38 ldr pc, _hang
39 ldr pc, _hang
40 ldr pc, _hang
41 ldr pc, _hang
42 ldr pc, _hang
43 ldr pc, _hang
44
45_hang:
46 .word do_hang
47 .word 0x12345678
48 .word 0x12345678
49 .word 0x12345678
50 .word 0x12345678
51 .word 0x12345678
52 .word 0x12345678
53 .word 0x12345678 /* now 16*4=64 */
54#else
wdenk8ed96042005-01-09 23:16:25 +000055 ldr pc, _undefined_instruction
56 ldr pc, _software_interrupt
57 ldr pc, _prefetch_abort
58 ldr pc, _data_abort
59 ldr pc, _not_used
60 ldr pc, _irq
61 ldr pc, _fiq
62
wdenk082acfd2005-01-10 00:01:04 +000063_undefined_instruction: .word undefined_instruction
wdenk8ed96042005-01-09 23:16:25 +000064_software_interrupt: .word software_interrupt
65_prefetch_abort: .word prefetch_abort
66_data_abort: .word data_abort
67_not_used: .word not_used
68_irq: .word irq
69_fiq: .word fiq
wdenk082acfd2005-01-10 00:01:04 +000070_pad: .word 0x12345678 /* now 16*4=64 */
Aneesh V401bb302011-07-13 05:11:07 +000071#endif /* CONFIG_SPL_BUILD */
wdenk8ed96042005-01-09 23:16:25 +000072.global _end_vect
73_end_vect:
74
75 .balignl 16,0xdeadbeef
76/*
77 *************************************************************************
78 *
79 * Startup Code (reset vector)
80 *
81 * do important init only if we don't start from memory!
82 * setup Memory and board specific bits prior to relocation.
83 * relocate armboot to ram
84 * setup stack
85 *
86 *************************************************************************
87 */
88
Heiko Schochere48b7c02010-09-17 13:10:40 +020089.globl _TEXT_BASE
wdenk8ed96042005-01-09 23:16:25 +000090_TEXT_BASE:
Benoît Thébaudeau508611b2013-04-11 09:35:42 +000091#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
92 .word CONFIG_SPL_TEXT_BASE
93#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +020094 .word CONFIG_SYS_TEXT_BASE
Benoît Thébaudeau508611b2013-04-11 09:35:42 +000095#endif
wdenk8ed96042005-01-09 23:16:25 +000096
wdenk8ed96042005-01-09 23:16:25 +000097/*
98 * These are defined in the board-specific linker script.
Heiko Schocherbafe7432010-10-13 07:57:14 +020099 * Subtracting _start from them lets the linker put their
100 * relative position in the executable instead of leaving
101 * them null.
wdenk8ed96042005-01-09 23:16:25 +0000102 */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200103.globl _bss_start_ofs
104_bss_start_ofs:
105 .word __bss_start - _start
wdenk8ed96042005-01-09 23:16:25 +0000106
Stefano Babicb736e4b2012-10-10 21:11:41 +0000107.global _image_copy_end_ofs
108_image_copy_end_ofs:
109 .word __image_copy_end - _start
110
Heiko Schocherbafe7432010-10-13 07:57:14 +0200111.globl _bss_end_ofs
112_bss_end_ofs:
Simon Glass3929fb02013-03-14 06:54:53 +0000113 .word __bss_end - _start
wdenk8ed96042005-01-09 23:16:25 +0000114
Po-Yu Chuangf326cbb2011-03-01 23:02:04 +0000115.globl _end_ofs
116_end_ofs:
117 .word _end - _start
118
wdenk8ed96042005-01-09 23:16:25 +0000119#ifdef CONFIG_USE_IRQ
120/* IRQ stack memory (calculated at run-time) */
121.globl IRQ_STACK_START
122IRQ_STACK_START:
123 .word 0x0badc0de
124
125/* IRQ stack memory (calculated at run-time) */
126.globl FIQ_STACK_START
127FIQ_STACK_START:
128 .word 0x0badc0de
129#endif
130
Heiko Schochere48b7c02010-09-17 13:10:40 +0200131/* IRQ stack memory (calculated at run-time) + 8 bytes */
132.globl IRQ_STACK_START_IN
133IRQ_STACK_START_IN:
134 .word 0x0badc0de
Heiko Schochere48b7c02010-09-17 13:10:40 +0200135
Heiko Schochere48b7c02010-09-17 13:10:40 +0200136/*
137 * the actual reset code
138 */
139
140reset:
141 /*
142 * set the cpu to SVC32 mode
143 */
144 mrs r0,cpsr
145 bic r0,r0,#0x1f
146 orr r0,r0,#0xd3
147 msr cpsr,r0
148
149#ifdef CONFIG_OMAP2420H4
150 /* Copy vectors to mask ROM indirect addr */
151 adr r0, _start /* r0 <- current position of code */
152 add r0, r0, #4 /* skip reset vector */
153 mov r2, #64 /* r2 <- size to copy */
154 add r2, r0, r2 /* r2 <- source end address */
155 mov r1, #SRAM_OFFSET0 /* build vect addr */
156 mov r3, #SRAM_OFFSET1
157 add r1, r1, r3
158 mov r3, #SRAM_OFFSET2
159 add r1, r1, r3
160next:
161 ldmia r0!, {r3-r10} /* copy from source address [r0] */
162 stmia r1!, {r3-r10} /* copy to target address [r1] */
163 cmp r0, r2 /* until source end address [r2] */
164 bne next /* loop until equal */
165 bl cpy_clk_code /* put dpll adjust code behind vectors */
166#endif
167 /* the mask ROM code should have PLL and others stable */
168#ifndef CONFIG_SKIP_LOWLEVEL_INIT
169 bl cpu_init_crit
170#endif
171
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000172 bl _main
Heiko Schochere48b7c02010-09-17 13:10:40 +0200173
174/*------------------------------------------------------------------------------*/
175
176/*
177 * void relocate_code (addr_sp, gd, addr_moni)
178 *
Benoît Thébaudeau959eaa72013-04-11 09:35:43 +0000179 * This function relocates the monitor code.
Heiko Schochere48b7c02010-09-17 13:10:40 +0200180 */
181 .globl relocate_code
182relocate_code:
183 mov r4, r0 /* save addr_sp */
184 mov r5, r1 /* save addr of gd */
185 mov r6, r2 /* save addr of destination */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200186
Heiko Schochere48b7c02010-09-17 13:10:40 +0200187 adr r0, _start
Andreas Bießmanna1a47d32010-12-01 00:58:34 +0100188 cmp r0, r6
Zhong Hongbo76abfa52012-09-01 20:49:52 +0000189 moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000190 beq relocate_done /* skip relocation */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100191 mov r1, r6 /* r1 <- scratch for copy_loop */
Stefano Babicb736e4b2012-10-10 21:11:41 +0000192 ldr r3, _image_copy_end_ofs
Heiko Schocherbafe7432010-10-13 07:57:14 +0200193 add r2, r0, r3 /* r2 <- source end address */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200194
Heiko Schochere48b7c02010-09-17 13:10:40 +0200195copy_loop:
196 ldmia r0!, {r9-r10} /* copy from source address [r0] */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100197 stmia r1!, {r9-r10} /* copy to target address [r1] */
Albert Aribaudda90d4c2010-10-05 16:06:39 +0200198 cmp r0, r2 /* until source end address [r2] */
199 blo copy_loop
Heiko Schochere48b7c02010-09-17 13:10:40 +0200200
Aneesh V401bb302011-07-13 05:11:07 +0000201#ifndef CONFIG_SPL_BUILD
Heiko Schocherbafe7432010-10-13 07:57:14 +0200202 /*
203 * fix .rel.dyn relocations
204 */
205 ldr r0, _TEXT_BASE /* r0 <- Text base */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100206 sub r9, r6, r0 /* r9 <- relocation offset */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200207 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
208 add r10, r10, r0 /* r10 <- sym table in FLASH */
209 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
210 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
211 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
212 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200213fixloop:
Gray Remlin8c0c2b92010-10-24 16:18:31 +0100214 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
215 add r0, r0, r9 /* r0 <- location to fix up in RAM */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200216 ldr r1, [r2, #4]
Andreas Bießmann1f52d892010-12-01 00:58:35 +0100217 and r7, r1, #0xff
218 cmp r7, #23 /* relative fixup? */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200219 beq fixrel
Andreas Bießmann1f52d892010-12-01 00:58:35 +0100220 cmp r7, #2 /* absolute fixup? */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200221 beq fixabs
222 /* ignore unknown type of fixup */
223 b fixnext
224fixabs:
225 /* absolute fix: set location to (offset) symbol value */
226 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
227 add r1, r10, r1 /* r1 <- address of symbol in table */
228 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk36009452010-12-09 11:26:24 +0100229 add r1, r1, r9 /* r1 <- relocated sym addr */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200230 b fixnext
231fixrel:
232 /* relative fix: increase location by offset */
233 ldr r1, [r0]
234 add r1, r1, r9
235fixnext:
236 str r1, [r0]
Gray Remlin8c0c2b92010-10-24 16:18:31 +0100237 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200238 cmp r2, r3
Wolfgang Denk79e63132010-10-23 23:22:38 +0200239 blo fixloop
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000240#endif
241
242relocate_done:
243
244 bx lr
245
246#ifndef CONFIG_SPL_BUILD
Stefano Babicb736e4b2012-10-10 21:11:41 +0000247
248_rel_dyn_start_ofs:
249 .word __rel_dyn_start - _start
250_rel_dyn_end_ofs:
251 .word __rel_dyn_end - _start
252_dynsym_start_ofs:
253 .word __dynsym_start - _start
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000254
Heiko Schochere48b7c02010-09-17 13:10:40 +0200255#endif
Heiko Schochere48b7c02010-09-17 13:10:40 +0200256
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000257 .globl c_runtime_cpu_setup
258c_runtime_cpu_setup:
Heiko Schochere48b7c02010-09-17 13:10:40 +0200259
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000260 bx lr
Heiko Schocherbafe7432010-10-13 07:57:14 +0200261
wdenk8ed96042005-01-09 23:16:25 +0000262/*
263 *************************************************************************
264 *
265 * CPU_init_critical registers
266 *
267 * setup important registers
268 * setup memory timing
269 *
270 *************************************************************************
271 */
Magnus Lilja40c642b2009-06-13 20:50:01 +0200272#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenk8ed96042005-01-09 23:16:25 +0000273cpu_init_crit:
274 /*
275 * flush v4 I/D caches
276 */
277 mov r0, #0
George G. Davis409a07c2010-05-11 10:15:36 -0400278 mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
279 mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
wdenk8ed96042005-01-09 23:16:25 +0000280
281 /*
282 * disable MMU stuff and caches
283 */
284 mrc p15, 0, r0, c1, c0, 0
285 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
286 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
287 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
wdenk8ed96042005-01-09 23:16:25 +0000288 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
wdenk8ed96042005-01-09 23:16:25 +0000289 mcr p15, 0, r0, c1, c0, 0
290
291 /*
wdenk082acfd2005-01-10 00:01:04 +0000292 * Jump to board specific initialization... The Mask ROM will have already initialized
293 * basic memory. Go here to bump up clock rate and handle wake up conditions.
wdenk8ed96042005-01-09 23:16:25 +0000294 */
wdenk082acfd2005-01-10 00:01:04 +0000295 mov ip, lr /* persevere link reg across call */
Wolfgang Denk87cb6862005-10-06 17:08:18 +0200296 bl lowlevel_init /* go setup pll,mux,memory */
wdenk082acfd2005-01-10 00:01:04 +0000297 mov lr, ip /* restore link */
298 mov pc, lr /* back to my caller */
Magnus Lilja40c642b2009-06-13 20:50:01 +0200299#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
Kyungmin Park751b9b52008-01-17 16:43:25 +0900300
Aneesh V401bb302011-07-13 05:11:07 +0000301#ifndef CONFIG_SPL_BUILD
wdenk8ed96042005-01-09 23:16:25 +0000302/*
303 *************************************************************************
304 *
305 * Interrupt handling
306 *
307 *************************************************************************
308 */
309@
310@ IRQ stack frame.
311@
312#define S_FRAME_SIZE 72
313
314#define S_OLD_R0 68
315#define S_PSR 64
316#define S_PC 60
317#define S_LR 56
318#define S_SP 52
319
320#define S_IP 48
321#define S_FP 44
322#define S_R10 40
323#define S_R9 36
324#define S_R8 32
325#define S_R7 28
326#define S_R6 24
327#define S_R5 20
328#define S_R4 16
329#define S_R3 12
330#define S_R2 8
331#define S_R1 4
332#define S_R0 0
333
334#define MODE_SVC 0x13
335#define I_BIT 0x80
336
337/*
338 * use bad_save_user_regs for abort/prefetch/undef/swi ...
339 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
340 */
341
342 .macro bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000343 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
wdenk8ed96042005-01-09 23:16:25 +0000344 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
345
Heiko Schochere48b7c02010-09-17 13:10:40 +0200346 ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
wdenk082acfd2005-01-10 00:01:04 +0000347 ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
wdenk8ed96042005-01-09 23:16:25 +0000348 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
349
350 add r5, sp, #S_SP
351 mov r1, lr
wdenk082acfd2005-01-10 00:01:04 +0000352 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
353 mov r0, sp @ save current stack into r0 (param register)
wdenk8ed96042005-01-09 23:16:25 +0000354 .endm
355
356 .macro irq_save_user_regs
357 sub sp, sp, #S_FRAME_SIZE
358 stmia sp, {r0 - r12} @ Calling r0-r12
wdenk082acfd2005-01-10 00:01:04 +0000359 add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
360 stmdb r8, {sp, lr}^ @ Calling SP, LR
361 str lr, [r8, #0] @ Save calling PC
362 mrs r6, spsr
363 str r6, [r8, #4] @ Save CPSR
364 str r0, [r8, #8] @ Save OLD_R0
wdenk8ed96042005-01-09 23:16:25 +0000365 mov r0, sp
366 .endm
367
368 .macro irq_restore_user_regs
369 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
370 mov r0, r0
371 ldr lr, [sp, #S_PC] @ Get PC
372 add sp, sp, #S_FRAME_SIZE
373 subs pc, lr, #4 @ return & move spsr_svc into cpsr
374 .endm
375
376 .macro get_bad_stack
Heiko Schochere48b7c02010-09-17 13:10:40 +0200377 ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
wdenk8ed96042005-01-09 23:16:25 +0000378
379 str lr, [r13] @ save caller lr in position 0 of saved stack
wdenk082acfd2005-01-10 00:01:04 +0000380 mrs lr, spsr @ get the spsr
381 str lr, [r13, #4] @ save spsr in position 1 of saved stack
wdenk8ed96042005-01-09 23:16:25 +0000382
383 mov r13, #MODE_SVC @ prepare SVC-Mode
384 @ msr spsr_c, r13
wdenk082acfd2005-01-10 00:01:04 +0000385 msr spsr, r13 @ switch modes, make sure moves will execute
386 mov lr, pc @ capture return pc
387 movs pc, lr @ jump to next instruction & switch modes.
wdenk8ed96042005-01-09 23:16:25 +0000388 .endm
389
390 .macro get_bad_stack_swi
wdenk082acfd2005-01-10 00:01:04 +0000391 sub r13, r13, #4 @ space on current stack for scratch reg.
392 str r0, [r13] @ save R0's value.
Heiko Schochere48b7c02010-09-17 13:10:40 +0200393 ldr r0, IRQ_STACK_START_IN @ get data regions start
wdenk8ed96042005-01-09 23:16:25 +0000394 str lr, [r0] @ save caller lr in position 0 of saved stack
wdenk082acfd2005-01-10 00:01:04 +0000395 mrs r0, spsr @ get the spsr
396 str lr, [r0, #4] @ save spsr in position 1 of saved stack
397 ldr r0, [r13] @ restore r0
398 add r13, r13, #4 @ pop stack entry
wdenk8ed96042005-01-09 23:16:25 +0000399 .endm
400
401 .macro get_irq_stack @ setup IRQ stack
402 ldr sp, IRQ_STACK_START
403 .endm
404
405 .macro get_fiq_stack @ setup FIQ stack
406 ldr sp, FIQ_STACK_START
407 .endm
Aneesh V401bb302011-07-13 05:11:07 +0000408#endif /* CONFIG_SPL_BUILD */
wdenk8ed96042005-01-09 23:16:25 +0000409
410/*
411 * exception handlers
412 */
Aneesh V401bb302011-07-13 05:11:07 +0000413#ifdef CONFIG_SPL_BUILD
Kyungmin Park751b9b52008-01-17 16:43:25 +0900414 .align 5
415do_hang:
416 ldr sp, _TEXT_BASE /* use 32 words about stack */
417 bl hang /* hang and never return */
Aneesh V401bb302011-07-13 05:11:07 +0000418#else /* !CONFIG_SPL_BUILD */
wdenk082acfd2005-01-10 00:01:04 +0000419 .align 5
wdenk8ed96042005-01-09 23:16:25 +0000420undefined_instruction:
421 get_bad_stack
422 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000423 bl do_undefined_instruction
wdenk8ed96042005-01-09 23:16:25 +0000424
425 .align 5
426software_interrupt:
427 get_bad_stack_swi
428 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000429 bl do_software_interrupt
wdenk8ed96042005-01-09 23:16:25 +0000430
431 .align 5
432prefetch_abort:
433 get_bad_stack
434 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000435 bl do_prefetch_abort
wdenk8ed96042005-01-09 23:16:25 +0000436
437 .align 5
438data_abort:
439 get_bad_stack
440 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000441 bl do_data_abort
wdenk8ed96042005-01-09 23:16:25 +0000442
443 .align 5
444not_used:
445 get_bad_stack
446 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000447 bl do_not_used
wdenk8ed96042005-01-09 23:16:25 +0000448
449#ifdef CONFIG_USE_IRQ
450
451 .align 5
452irq:
453 get_irq_stack
454 irq_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000455 bl do_irq
wdenk8ed96042005-01-09 23:16:25 +0000456 irq_restore_user_regs
457
458 .align 5
459fiq:
460 get_fiq_stack
461 /* someone ought to write a more effiction fiq_save_user_regs */
462 irq_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000463 bl do_fiq
wdenk8ed96042005-01-09 23:16:25 +0000464 irq_restore_user_regs
465
466#else
467
468 .align 5
469irq:
470 get_bad_stack
471 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000472 bl do_irq
wdenk8ed96042005-01-09 23:16:25 +0000473
474 .align 5
475fiq:
476 get_bad_stack
477 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000478 bl do_fiq
wdenk8ed96042005-01-09 23:16:25 +0000479
480#endif
481 .align 5
482.global arm1136_cache_flush
483arm1136_cache_flush:
Aneesh Ve47f2db2011-06-16 23:30:48 +0000484#if !defined(CONFIG_SYS_ICACHE_OFF)
wdenk8ed96042005-01-09 23:16:25 +0000485 mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
Heiko Schocher7e4a9e62010-09-17 13:10:32 +0200486#endif
Aneesh Ve47f2db2011-06-16 23:30:48 +0000487#if !defined(CONFIG_SYS_DCACHE_OFF)
Heiko Schocher7e4a9e62010-09-17 13:10:32 +0200488 mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
489#endif
wdenk8ed96042005-01-09 23:16:25 +0000490 mov pc, lr @ back to caller
Aneesh V401bb302011-07-13 05:11:07 +0000491#endif /* CONFIG_SPL_BUILD */