blob: fa8679709eeff6b2f2a2de2663fc748d3e7a22e3 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek679b9942015-09-30 17:26:55 +02002/*
3 * (C) Copyright 2015 - 2016 Xilinx, Inc.
4 * Michal Simek <michal.simek@xilinx.com>
Michal Simek679b9942015-09-30 17:26:55 +02005 */
6#include <common.h>
Michal Simek49c4c782016-09-08 15:06:22 +02007#include <dm.h>
Michal Simek679b9942015-09-30 17:26:55 +02008#include <ahci.h>
9#include <scsi.h>
Michal Simek679b9942015-09-30 17:26:55 +020010#include <asm/io.h>
11
12/* Vendor Specific Register Offsets */
13#define AHCI_VEND_PCFG 0xA4
14#define AHCI_VEND_PPCFG 0xA8
15#define AHCI_VEND_PP2C 0xAC
16#define AHCI_VEND_PP3C 0xB0
17#define AHCI_VEND_PP4C 0xB4
18#define AHCI_VEND_PP5C 0xB8
Yuantian Tang79ed61e2018-07-13 17:25:30 +080019#define AHCI_VEND_AXICC 0xBc
Michal Simek679b9942015-09-30 17:26:55 +020020#define AHCI_VEND_PAXIC 0xC0
21#define AHCI_VEND_PTC 0xC8
22
23/* Vendor Specific Register bit definitions */
24#define PAXIC_ADBW_BW64 0x1
25#define PAXIC_MAWIDD (1 << 8)
26#define PAXIC_MARIDD (1 << 16)
27#define PAXIC_OTL (0x4 << 20)
28
29#define PCFG_TPSS_VAL (0x32 << 16)
30#define PCFG_TPRS_VAL (0x2 << 12)
31#define PCFG_PAD_VAL 0x2
32
33#define PPCFG_TTA 0x1FFFE
34#define PPCFG_PSSO_EN (1 << 28)
35#define PPCFG_PSS_EN (1 << 29)
36#define PPCFG_ESDF_EN (1 << 31)
37
38#define PP2C_CIBGMN 0x0F
39#define PP2C_CIBGMX (0x25 << 8)
40#define PP2C_CIBGN (0x18 << 16)
41#define PP2C_CINMP (0x29 << 24)
42
43#define PP3C_CWBGMN 0x04
44#define PP3C_CWBGMX (0x0B << 8)
45#define PP3C_CWBGN (0x08 << 16)
46#define PP3C_CWNMP (0x0F << 24)
47
48#define PP4C_BMX 0x0a
49#define PP4C_BNM (0x08 << 8)
50#define PP4C_SFD (0x4a << 16)
51#define PP4C_PTST (0x06 << 24)
52
53#define PP5C_RIT 0x60216
54#define PP5C_RCT (0x7f0 << 20)
55
56#define PTC_RX_WM_VAL 0x40
57#define PTC_RSVD (1 << 27)
58
59#define PORT0_BASE 0x100
60#define PORT1_BASE 0x180
61
62/* Port Control Register Bit Definitions */
63#define PORT_SCTL_SPD_GEN3 (0x3 << 4)
64#define PORT_SCTL_SPD_GEN2 (0x2 << 4)
65#define PORT_SCTL_SPD_GEN1 (0x1 << 4)
66#define PORT_SCTL_IPM (0x3 << 8)
67
68#define PORT_BASE 0x100
69#define PORT_OFFSET 0x80
70#define NR_PORTS 2
71#define DRV_NAME "ahci-ceva"
72#define CEVA_FLAG_BROKEN_GEN2 1
73
Yuantian Tang79ed61e2018-07-13 17:25:30 +080074/* flag bit definition */
75#define FLAG_COHERENT 1
76
77/* register config value */
78#define CEVA_PHY1_CFG 0xa003fffe
79#define CEVA_PHY2_CFG 0x28184d1f
80#define CEVA_PHY3_CFG 0x0e081509
81#define CEVA_TRANS_CFG 0x08000029
82#define CEVA_AXICC_CFG 0x3fffffff
83
Peng Madf983a72018-08-01 14:15:43 +080084/* for ls1021a */
Peng Maaaaffe92018-10-22 10:39:49 +080085#define LS1021_AHCI_VEND_AXICC 0xC0
Peng Madf983a72018-08-01 14:15:43 +080086#define LS1021_CEVA_PHY2_CFG 0x28183414
87#define LS1021_CEVA_PHY3_CFG 0x0e080e06
88#define LS1021_CEVA_PHY4_CFG 0x064a080b
89#define LS1021_CEVA_PHY5_CFG 0x2aa86470
90
Peng Maaaaffe92018-10-22 10:39:49 +080091/* for ls1088a */
92#define LS1088_ECC_DIS_ADDR_CH2 0x100520
93#define LS1088_ECC_DIS_VAL_CH2 0x40000000
94
Yuantian Tang79ed61e2018-07-13 17:25:30 +080095/* ecc addr-val pair */
Peng Maaaaffe92018-10-22 10:39:49 +080096#define ECC_DIS_ADDR_CH2 0x20140520
97#define ECC_DIS_VAL_CH2 0x80000000
Peng Madf983a72018-08-01 14:15:43 +080098#define SATA_ECC_REG_ADDR 0x20220520
99#define SATA_ECC_DISABLE 0x00020000
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800100
101enum ceva_soc {
102 CEVA_1V84,
103 CEVA_LS1012A,
Peng Madf983a72018-08-01 14:15:43 +0800104 CEVA_LS1021A,
Peng Ma822d0602018-08-01 11:35:15 +0800105 CEVA_LS1043A,
Peng Ma5fcae592018-10-11 10:34:19 +0000106 CEVA_LS1046A,
Peng Maaaaffe92018-10-22 10:39:49 +0800107 CEVA_LS1088A,
Michal Simekc3898a82018-04-06 13:32:52 +0200108};
109
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800110struct ceva_sata_priv {
111 ulong base;
112 enum ceva_soc soc;
113 ulong flag;
114};
115
116static int ceva_init_sata(struct ceva_sata_priv *priv)
Michal Simek679b9942015-09-30 17:26:55 +0200117{
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800118 ulong base = priv->base;
Michal Simek679b9942015-09-30 17:26:55 +0200119 ulong tmp;
Michal Simek679b9942015-09-30 17:26:55 +0200120
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800121 switch (priv->soc) {
122 case CEVA_1V84:
123 tmp = PAXIC_ADBW_BW64 | PAXIC_MAWIDD | PAXIC_MARIDD | PAXIC_OTL;
124 writel(tmp, base + AHCI_VEND_PAXIC);
125 tmp = PCFG_TPSS_VAL | PCFG_TPRS_VAL | PCFG_PAD_VAL;
126 writel(tmp, base + AHCI_VEND_PCFG);
Michal Simek679b9942015-09-30 17:26:55 +0200127 tmp = PPCFG_TTA | PPCFG_PSS_EN | PPCFG_ESDF_EN;
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800128 writel(tmp, base + AHCI_VEND_PPCFG);
Michal Simek679b9942015-09-30 17:26:55 +0200129 tmp = PTC_RX_WM_VAL | PTC_RSVD;
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800130 writel(tmp, base + AHCI_VEND_PTC);
131 break;
Michal Simek679b9942015-09-30 17:26:55 +0200132
Peng Madf983a72018-08-01 14:15:43 +0800133 case CEVA_LS1021A:
134 writel(SATA_ECC_DISABLE, SATA_ECC_REG_ADDR);
135 writel(CEVA_PHY1_CFG, base + AHCI_VEND_PPCFG);
136 writel(LS1021_CEVA_PHY2_CFG, base + AHCI_VEND_PP2C);
137 writel(LS1021_CEVA_PHY3_CFG, base + AHCI_VEND_PP3C);
138 writel(LS1021_CEVA_PHY4_CFG, base + AHCI_VEND_PP4C);
139 writel(LS1021_CEVA_PHY5_CFG, base + AHCI_VEND_PP5C);
140 writel(CEVA_TRANS_CFG, base + AHCI_VEND_PTC);
141 if (priv->flag & FLAG_COHERENT)
142 writel(CEVA_AXICC_CFG, base + LS1021_AHCI_VEND_AXICC);
143 break;
144
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800145 case CEVA_LS1012A:
Peng Ma822d0602018-08-01 11:35:15 +0800146 case CEVA_LS1043A:
Peng Ma5fcae592018-10-11 10:34:19 +0000147 case CEVA_LS1046A:
Peng Maaaaffe92018-10-22 10:39:49 +0800148 writel(ECC_DIS_VAL_CH2, ECC_DIS_ADDR_CH2);
149 writel(CEVA_PHY1_CFG, base + AHCI_VEND_PPCFG);
150 writel(CEVA_TRANS_CFG, base + AHCI_VEND_PTC);
151 if (priv->flag & FLAG_COHERENT)
152 writel(CEVA_AXICC_CFG, base + AHCI_VEND_AXICC);
153 break;
154
155 case CEVA_LS1088A:
156 writel(LS1088_ECC_DIS_VAL_CH2, LS1088_ECC_DIS_ADDR_CH2);
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800157 writel(CEVA_PHY1_CFG, base + AHCI_VEND_PPCFG);
158 writel(CEVA_TRANS_CFG, base + AHCI_VEND_PTC);
159 if (priv->flag & FLAG_COHERENT)
160 writel(CEVA_AXICC_CFG, base + AHCI_VEND_AXICC);
161 break;
Michal Simek679b9942015-09-30 17:26:55 +0200162 }
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800163
Michal Simek679b9942015-09-30 17:26:55 +0200164 return 0;
165}
Michal Simek49c4c782016-09-08 15:06:22 +0200166
Michal Simekc3898a82018-04-06 13:32:52 +0200167static int sata_ceva_bind(struct udevice *dev)
168{
169 struct udevice *scsi_dev;
170
171 return ahci_bind_scsi(dev, &scsi_dev);
172}
173
Michal Simek49c4c782016-09-08 15:06:22 +0200174static int sata_ceva_probe(struct udevice *dev)
175{
Michal Simekc3898a82018-04-06 13:32:52 +0200176 struct ceva_sata_priv *priv = dev_get_priv(dev);
Michal Simek49c4c782016-09-08 15:06:22 +0200177
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800178 ceva_init_sata(priv);
Simon Glass7cf1afc2017-06-14 21:28:37 -0600179
Michal Simekc3898a82018-04-06 13:32:52 +0200180 return ahci_probe_scsi(dev, priv->base);
Michal Simek49c4c782016-09-08 15:06:22 +0200181}
182
183static const struct udevice_id sata_ceva_ids[] = {
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800184 { .compatible = "ceva,ahci-1v84", .data = CEVA_1V84 },
185 { .compatible = "fsl,ls1012a-ahci", .data = CEVA_LS1012A },
Peng Madf983a72018-08-01 14:15:43 +0800186 { .compatible = "fsl,ls1021a-ahci", .data = CEVA_LS1021A },
Peng Ma822d0602018-08-01 11:35:15 +0800187 { .compatible = "fsl,ls1043a-ahci", .data = CEVA_LS1043A },
Peng Ma5fcae592018-10-11 10:34:19 +0000188 { .compatible = "fsl,ls1046a-ahci", .data = CEVA_LS1046A },
Peng Maaaaffe92018-10-22 10:39:49 +0800189 { .compatible = "fsl,ls1088a-ahci", .data = CEVA_LS1088A },
Michal Simek49c4c782016-09-08 15:06:22 +0200190 { }
191};
192
193static int sata_ceva_ofdata_to_platdata(struct udevice *dev)
194{
Michal Simekc3898a82018-04-06 13:32:52 +0200195 struct ceva_sata_priv *priv = dev_get_priv(dev);
Michal Simek49c4c782016-09-08 15:06:22 +0200196
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800197 if (dev_read_bool(dev, "dma-coherent"))
198 priv->flag |= FLAG_COHERENT;
199
200 priv->base = dev_read_addr(dev);
Michal Simekc3898a82018-04-06 13:32:52 +0200201 if (priv->base == FDT_ADDR_T_NONE)
Michal Simek49c4c782016-09-08 15:06:22 +0200202 return -EINVAL;
203
Yuantian Tang79ed61e2018-07-13 17:25:30 +0800204 priv->soc = dev_get_driver_data(dev);
205
Michal Simek49c4c782016-09-08 15:06:22 +0200206 return 0;
207}
208
209U_BOOT_DRIVER(ceva_host_blk) = {
210 .name = "ceva_sata",
Michal Simekc3898a82018-04-06 13:32:52 +0200211 .id = UCLASS_AHCI,
Michal Simek49c4c782016-09-08 15:06:22 +0200212 .of_match = sata_ceva_ids,
Michal Simekc3898a82018-04-06 13:32:52 +0200213 .bind = sata_ceva_bind,
Simon Glassf6ab5a92017-06-14 21:28:43 -0600214 .ops = &scsi_ops,
Michal Simekc3898a82018-04-06 13:32:52 +0200215 .priv_auto_alloc_size = sizeof(struct ceva_sata_priv),
Michal Simek49c4c782016-09-08 15:06:22 +0200216 .probe = sata_ceva_probe,
217 .ofdata_to_platdata = sata_ceva_ofdata_to_platdata,
Michal Simek49c4c782016-09-08 15:06:22 +0200218};