Jean-Christophe PLAGNIOL-VILLARD | 1332a2a | 2009-03-21 21:07:59 +0100 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2007-2008 |
| 3 | * Stelian Pop <stelian.pop@leadtechdesign.com> |
| 4 | * Lead Tech Design <www.leadtechdesign.com> |
| 5 | * |
| 6 | * See file CREDITS for list of people who contributed to this |
| 7 | * project. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | */ |
| 24 | |
| 25 | #include <common.h> |
| 26 | #include <asm/arch/at91_common.h> |
| 27 | #include <asm/arch/at91_pmc.h> |
| 28 | #include <asm/arch/gpio.h> |
| 29 | #include <asm/arch/io.h> |
| 30 | |
| 31 | void at91_serial0_hw_init(void) |
| 32 | { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 33 | at91_set_a_periph(AT91_PIO_PORTA, 6, 1); /* TXD0 */ |
| 34 | at91_set_a_periph(AT91_PIO_PORTA, 7, 0); /* RXD0 */ |
Jean-Christophe PLAGNIOL-VILLARD | 1332a2a | 2009-03-21 21:07:59 +0100 | [diff] [blame] | 35 | at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_US0); |
| 36 | } |
| 37 | |
| 38 | void at91_serial1_hw_init(void) |
| 39 | { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 40 | at91_set_a_periph(AT91_PIO_PORTA, 11, 1); /* TXD1 */ |
| 41 | at91_set_a_periph(AT91_PIO_PORTA, 12, 0); /* RXD1 */ |
Jean-Christophe PLAGNIOL-VILLARD | 1332a2a | 2009-03-21 21:07:59 +0100 | [diff] [blame] | 42 | at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_US1); |
| 43 | } |
| 44 | |
| 45 | void at91_serial2_hw_init(void) |
| 46 | { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 47 | at91_set_a_periph(AT91_PIO_PORTA, 13, 1); /* TXD2 */ |
| 48 | at91_set_a_periph(AT91_PIO_PORTA, 14, 0); /* RXD2 */ |
Jean-Christophe PLAGNIOL-VILLARD | 1332a2a | 2009-03-21 21:07:59 +0100 | [diff] [blame] | 49 | at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_US2); |
| 50 | } |
| 51 | |
| 52 | void at91_serial3_hw_init(void) |
| 53 | { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 54 | at91_set_a_periph(AT91_PIO_PORTA, 21, 0); /* DRXD */ |
| 55 | at91_set_a_periph(AT91_PIO_PORTA, 22, 1); /* DTXD */ |
Jean-Christophe PLAGNIOL-VILLARD | 1332a2a | 2009-03-21 21:07:59 +0100 | [diff] [blame] | 56 | at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_SYS); |
| 57 | } |
| 58 | |
| 59 | void at91_serial_hw_init(void) |
| 60 | { |
| 61 | #ifdef CONFIG_USART0 |
| 62 | at91_serial0_hw_init(); |
| 63 | #endif |
| 64 | |
| 65 | #ifdef CONFIG_USART1 |
| 66 | at91_serial1_hw_init(); |
| 67 | #endif |
| 68 | |
| 69 | #ifdef CONFIG_USART2 |
| 70 | at91_serial2_hw_init(); |
| 71 | #endif |
| 72 | |
| 73 | #ifdef CONFIG_USART3 /* DBGU */ |
| 74 | at91_serial3_hw_init(); |
| 75 | #endif |
| 76 | } |
Jean-Christophe PLAGNIOL-VILLARD | 1699da6 | 2009-05-13 21:01:13 +0200 | [diff] [blame] | 77 | |
| 78 | #ifdef CONFIG_HAS_DATAFLASH |
| 79 | void at91_spi0_hw_init(unsigned long cs_mask) |
| 80 | { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 81 | at91_set_a_periph(AT91_PIO_PORTA, 25, 0); /* SPI0_MISO */ |
| 82 | at91_set_a_periph(AT91_PIO_PORTA, 26, 0); /* SPI0_MOSI */ |
| 83 | at91_set_a_periph(AT91_PIO_PORTA, 27, 0); /* SPI0_SPCK */ |
Jean-Christophe PLAGNIOL-VILLARD | 1699da6 | 2009-05-13 21:01:13 +0200 | [diff] [blame] | 84 | |
| 85 | /* Enable clock */ |
| 86 | at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_SPI); |
| 87 | |
| 88 | if (cs_mask & (1 << 0)) { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 89 | at91_set_a_periph(AT91_PIO_PORTA, 28, 1); |
Jean-Christophe PLAGNIOL-VILLARD | 1699da6 | 2009-05-13 21:01:13 +0200 | [diff] [blame] | 90 | } |
| 91 | if (cs_mask & (1 << 1)) { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 92 | at91_set_b_periph(AT91_PIO_PORTB, 7, 1); |
Jean-Christophe PLAGNIOL-VILLARD | 1699da6 | 2009-05-13 21:01:13 +0200 | [diff] [blame] | 93 | } |
| 94 | if (cs_mask & (1 << 2)) { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 95 | at91_set_a_periph(AT91_PIO_PORTD, 8, 1); |
Jean-Christophe PLAGNIOL-VILLARD | 1699da6 | 2009-05-13 21:01:13 +0200 | [diff] [blame] | 96 | } |
| 97 | if (cs_mask & (1 << 3)) { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 98 | at91_set_b_periph(AT91_PIO_PORTD, 9, 1); |
Jean-Christophe PLAGNIOL-VILLARD | 1699da6 | 2009-05-13 21:01:13 +0200 | [diff] [blame] | 99 | } |
| 100 | if (cs_mask & (1 << 4)) { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 101 | at91_set_pio_output(AT91_PIO_PORTA, 28, 1); |
Jean-Christophe PLAGNIOL-VILLARD | 1699da6 | 2009-05-13 21:01:13 +0200 | [diff] [blame] | 102 | } |
| 103 | if (cs_mask & (1 << 5)) { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 104 | at91_set_pio_output(AT91_PIO_PORTB, 7, 1); |
Jean-Christophe PLAGNIOL-VILLARD | 1699da6 | 2009-05-13 21:01:13 +0200 | [diff] [blame] | 105 | } |
| 106 | if (cs_mask & (1 << 6)) { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 107 | at91_set_pio_output(AT91_PIO_PORTD, 8, 1); |
Jean-Christophe PLAGNIOL-VILLARD | 1699da6 | 2009-05-13 21:01:13 +0200 | [diff] [blame] | 108 | } |
| 109 | if (cs_mask & (1 << 7)) { |
Jens Scharsig | 7f9e863 | 2010-02-03 22:46:46 +0100 | [diff] [blame^] | 110 | at91_set_pio_output(AT91_PIO_PORTD, 9, 1); |
Jean-Christophe PLAGNIOL-VILLARD | 1699da6 | 2009-05-13 21:01:13 +0200 | [diff] [blame] | 111 | } |
| 112 | } |
| 113 | #endif |