commit | 708f54f58379892995f0bb9f7425297a459b1ae7 | [log] [tgz] |
---|---|---|
author | Bryan Brattlof <bb@ti.com> | Wed Jan 26 16:07:33 2022 -0600 |
committer | Tom Rini <trini@konsulko.com> | Tue Feb 08 09:41:27 2022 -0500 |
tree | f673222a9176f1a30afd48e4c79f4a35b929a96c | |
parent | 8886341aa6704a020fe2bd92fe42adb18afc74b2 [diff] |
soc: soc_ti_k3: update j721e revision numbering There is a 4 bit VARIANT number inside the JTAGID register that TI increments any time a new variant for a chip is produced. Each family of TI's SoCs uses a different versioning scheme based off that VARIANT number. CC: Dave Gerlach <d-gerlach@ti.com> Signed-off-by: Bryan Brattlof <bb@ti.com>